4 * Copyright (c) 2011, Max Filippov, Open Source and Linux Lab.
5 * Copyright (c) 2012 SUSE LINUX Products GmbH
8 * Redistribution and use in source and binary forms, with or without
9 * modification, are permitted provided that the following conditions are met:
10 * * Redistributions of source code must retain the above copyright
11 * notice, this list of conditions and the following disclaimer.
12 * * Redistributions in binary form must reproduce the above copyright
13 * notice, this list of conditions and the following disclaimer in the
14 * documentation and/or other materials provided with the distribution.
15 * * Neither the name of the Open Source and Linux Lab nor the
16 * names of its contributors may be used to endorse or promote products
17 * derived from this software without specific prior written permission.
19 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
20 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
21 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
22 * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
23 * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
24 * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
25 * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
26 * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
27 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
28 * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
32 #include "qemu-common.h"
33 #include "migration/vmstate.h"
36 static void xtensa_cpu_set_pc(CPUState
*cs
, vaddr value
)
38 XtensaCPU
*cpu
= XTENSA_CPU(cs
);
43 /* CPUClass::reset() */
44 static void xtensa_cpu_reset(CPUState
*s
)
46 XtensaCPU
*cpu
= XTENSA_CPU(s
);
47 XtensaCPUClass
*xcc
= XTENSA_CPU_GET_CLASS(cpu
);
48 CPUXtensaState
*env
= &cpu
->env
;
52 env
->exception_taken
= 0;
53 env
->pc
= env
->config
->exception_vector
[EXC_RESET
];
54 env
->sregs
[LITBASE
] &= ~1;
55 env
->sregs
[PS
] = xtensa_option_enabled(env
->config
,
56 XTENSA_OPTION_INTERRUPT
) ? 0x1f : 0x10;
57 env
->sregs
[VECBASE
] = env
->config
->vecbase
;
58 env
->sregs
[IBREAKENABLE
] = 0;
59 env
->sregs
[CACHEATTR
] = 0x22222222;
60 env
->sregs
[ATOMCTL
] = xtensa_option_enabled(env
->config
,
61 XTENSA_OPTION_ATOMCTL
) ? 0x28 : 0x15;
63 env
->pending_irq_level
= 0;
67 static void xtensa_cpu_realizefn(DeviceState
*dev
, Error
**errp
)
69 XtensaCPUClass
*xcc
= XTENSA_CPU_GET_CLASS(dev
);
71 xcc
->parent_realize(dev
, errp
);
74 static void xtensa_cpu_initfn(Object
*obj
)
76 CPUState
*cs
= CPU(obj
);
77 XtensaCPU
*cpu
= XTENSA_CPU(obj
);
78 CPUXtensaState
*env
= &cpu
->env
;
79 static bool tcg_inited
;
84 if (tcg_enabled() && !tcg_inited
) {
86 xtensa_translate_init();
87 cpu_set_debug_excp_handler(xtensa_breakpoint_handler
);
91 static const VMStateDescription vmstate_xtensa_cpu
= {
96 static void xtensa_cpu_class_init(ObjectClass
*oc
, void *data
)
98 DeviceClass
*dc
= DEVICE_CLASS(oc
);
99 CPUClass
*cc
= CPU_CLASS(oc
);
100 XtensaCPUClass
*xcc
= XTENSA_CPU_CLASS(cc
);
102 xcc
->parent_realize
= dc
->realize
;
103 dc
->realize
= xtensa_cpu_realizefn
;
105 xcc
->parent_reset
= cc
->reset
;
106 cc
->reset
= xtensa_cpu_reset
;
108 cc
->do_interrupt
= xtensa_cpu_do_interrupt
;
109 cc
->dump_state
= xtensa_cpu_dump_state
;
110 cc
->set_pc
= xtensa_cpu_set_pc
;
111 #ifndef CONFIG_USER_ONLY
112 cc
->get_phys_page_debug
= xtensa_cpu_get_phys_page_debug
;
114 dc
->vmsd
= &vmstate_xtensa_cpu
;
117 static const TypeInfo xtensa_cpu_type_info
= {
118 .name
= TYPE_XTENSA_CPU
,
120 .instance_size
= sizeof(XtensaCPU
),
121 .instance_init
= xtensa_cpu_initfn
,
123 .class_size
= sizeof(XtensaCPUClass
),
124 .class_init
= xtensa_cpu_class_init
,
127 static void xtensa_cpu_register_types(void)
129 type_register_static(&xtensa_cpu_type_info
);
132 type_init(xtensa_cpu_register_types
)