Revert "gdbstub: Do not kill target in system emulation mode"
[qemu/qmp-unstable.git] / hw / display / exynos4210_fimd.c
blob45c62afac1119c9cb80954aaf31fc45ebfff315d
1 /*
2 * Samsung exynos4210 Display Controller (FIMD)
4 * Copyright (c) 2000 - 2011 Samsung Electronics Co., Ltd.
5 * All rights reserved.
6 * Based on LCD controller for Samsung S5PC1xx-based board emulation
7 * by Kirill Batuzov <batuzovk@ispras.ru>
9 * Contributed by Mitsyanko Igor <i.mitsyanko@samsung.com>
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the
13 * Free Software Foundation; either version 2 of the License, or (at your
14 * option) any later version.
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.
19 * See the GNU General Public License for more details.
21 * You should have received a copy of the GNU General Public License along
22 * with this program; if not, see <http://www.gnu.org/licenses/>.
25 #include "qemu-common.h"
26 #include "hw/sysbus.h"
27 #include "ui/console.h"
28 #include "ui/pixel_ops.h"
29 #include "qemu/bswap.h"
31 /* Debug messages configuration */
32 #define EXYNOS4210_FIMD_DEBUG 0
33 #define EXYNOS4210_FIMD_MODE_TRACE 0
35 #if EXYNOS4210_FIMD_DEBUG == 0
36 #define DPRINT_L1(fmt, args...) do { } while (0)
37 #define DPRINT_L2(fmt, args...) do { } while (0)
38 #define DPRINT_ERROR(fmt, args...) do { } while (0)
39 #elif EXYNOS4210_FIMD_DEBUG == 1
40 #define DPRINT_L1(fmt, args...) \
41 do {fprintf(stderr, "QEMU FIMD: "fmt, ## args); } while (0)
42 #define DPRINT_L2(fmt, args...) do { } while (0)
43 #define DPRINT_ERROR(fmt, args...) \
44 do {fprintf(stderr, "QEMU FIMD ERROR: "fmt, ## args); } while (0)
45 #else
46 #define DPRINT_L1(fmt, args...) \
47 do {fprintf(stderr, "QEMU FIMD: "fmt, ## args); } while (0)
48 #define DPRINT_L2(fmt, args...) \
49 do {fprintf(stderr, "QEMU FIMD: "fmt, ## args); } while (0)
50 #define DPRINT_ERROR(fmt, args...) \
51 do {fprintf(stderr, "QEMU FIMD ERROR: "fmt, ## args); } while (0)
52 #endif
54 #if EXYNOS4210_FIMD_MODE_TRACE == 0
55 #define DPRINT_TRACE(fmt, args...) do { } while (0)
56 #else
57 #define DPRINT_TRACE(fmt, args...) \
58 do {fprintf(stderr, "QEMU FIMD: "fmt, ## args); } while (0)
59 #endif
61 #define NUM_OF_WINDOWS 5
62 #define FIMD_REGS_SIZE 0x4114
64 /* Video main control registers */
65 #define FIMD_VIDCON0 0x0000
66 #define FIMD_VIDCON1 0x0004
67 #define FIMD_VIDCON2 0x0008
68 #define FIMD_VIDCON3 0x000C
69 #define FIMD_VIDCON0_ENVID_F (1 << 0)
70 #define FIMD_VIDCON0_ENVID (1 << 1)
71 #define FIMD_VIDCON0_ENVID_MASK ((1 << 0) | (1 << 1))
72 #define FIMD_VIDCON1_ROMASK 0x07FFE000
74 /* Video time control registers */
75 #define FIMD_VIDTCON_START 0x10
76 #define FIMD_VIDTCON_END 0x1C
77 #define FIMD_VIDTCON2_SIZE_MASK 0x07FF
78 #define FIMD_VIDTCON2_HOR_SHIFT 0
79 #define FIMD_VIDTCON2_VER_SHIFT 11
81 /* Window control registers */
82 #define FIMD_WINCON_START 0x0020
83 #define FIMD_WINCON_END 0x0030
84 #define FIMD_WINCON_ROMASK 0x82200000
85 #define FIMD_WINCON_ENWIN (1 << 0)
86 #define FIMD_WINCON_BLD_PIX (1 << 6)
87 #define FIMD_WINCON_ALPHA_MUL (1 << 7)
88 #define FIMD_WINCON_ALPHA_SEL (1 << 1)
89 #define FIMD_WINCON_SWAP 0x078000
90 #define FIMD_WINCON_SWAP_SHIFT 15
91 #define FIMD_WINCON_SWAP_WORD 0x1
92 #define FIMD_WINCON_SWAP_HWORD 0x2
93 #define FIMD_WINCON_SWAP_BYTE 0x4
94 #define FIMD_WINCON_SWAP_BITS 0x8
95 #define FIMD_WINCON_BUFSTAT_L (1 << 21)
96 #define FIMD_WINCON_BUFSTAT_H (1 << 31)
97 #define FIMD_WINCON_BUFSTATUS ((1 << 21) | (1 << 31))
98 #define FIMD_WINCON_BUF0_STAT ((0 << 21) | (0 << 31))
99 #define FIMD_WINCON_BUF1_STAT ((1 << 21) | (0 << 31))
100 #define FIMD_WINCON_BUF2_STAT ((0 << 21) | (1 << 31))
101 #define FIMD_WINCON_BUFSELECT ((1 << 20) | (1 << 30))
102 #define FIMD_WINCON_BUF0_SEL ((0 << 20) | (0 << 30))
103 #define FIMD_WINCON_BUF1_SEL ((1 << 20) | (0 << 30))
104 #define FIMD_WINCON_BUF2_SEL ((0 << 20) | (1 << 30))
105 #define FIMD_WINCON_BUFMODE (1 << 14)
106 #define IS_PALETTIZED_MODE(w) (w->wincon & 0xC)
107 #define PAL_MODE_WITH_ALPHA(x) ((x) == 7)
108 #define WIN_BPP_MODE(w) ((w->wincon >> 2) & 0xF)
109 #define WIN_BPP_MODE_WITH_ALPHA(w) \
110 (WIN_BPP_MODE(w) == 0xD || WIN_BPP_MODE(w) == 0xE)
112 /* Shadow control register */
113 #define FIMD_SHADOWCON 0x0034
114 #define FIMD_WINDOW_PROTECTED(s, w) ((s) & (1 << (10 + (w))))
115 /* Channel mapping control register */
116 #define FIMD_WINCHMAP 0x003C
118 /* Window position control registers */
119 #define FIMD_VIDOSD_START 0x0040
120 #define FIMD_VIDOSD_END 0x0088
121 #define FIMD_VIDOSD_COORD_MASK 0x07FF
122 #define FIMD_VIDOSD_HOR_SHIFT 11
123 #define FIMD_VIDOSD_VER_SHIFT 0
124 #define FIMD_VIDOSD_ALPHA_AEN0 0xFFF000
125 #define FIMD_VIDOSD_AEN0_SHIFT 12
126 #define FIMD_VIDOSD_ALPHA_AEN1 0x000FFF
128 /* Frame buffer address registers */
129 #define FIMD_VIDWADD0_START 0x00A0
130 #define FIMD_VIDWADD0_END 0x00C4
131 #define FIMD_VIDWADD0_END 0x00C4
132 #define FIMD_VIDWADD1_START 0x00D0
133 #define FIMD_VIDWADD1_END 0x00F4
134 #define FIMD_VIDWADD2_START 0x0100
135 #define FIMD_VIDWADD2_END 0x0110
136 #define FIMD_VIDWADD2_PAGEWIDTH 0x1FFF
137 #define FIMD_VIDWADD2_OFFSIZE 0x1FFF
138 #define FIMD_VIDWADD2_OFFSIZE_SHIFT 13
139 #define FIMD_VIDW0ADD0_B2 0x20A0
140 #define FIMD_VIDW4ADD0_B2 0x20C0
142 /* Video interrupt control registers */
143 #define FIMD_VIDINTCON0 0x130
144 #define FIMD_VIDINTCON1 0x134
146 /* Window color key registers */
147 #define FIMD_WKEYCON_START 0x140
148 #define FIMD_WKEYCON_END 0x15C
149 #define FIMD_WKEYCON0_COMPKEY 0x00FFFFFF
150 #define FIMD_WKEYCON0_CTL_SHIFT 24
151 #define FIMD_WKEYCON0_DIRCON (1 << 24)
152 #define FIMD_WKEYCON0_KEYEN (1 << 25)
153 #define FIMD_WKEYCON0_KEYBLEN (1 << 26)
154 /* Window color key alpha control register */
155 #define FIMD_WKEYALPHA_START 0x160
156 #define FIMD_WKEYALPHA_END 0x16C
158 /* Dithering control register */
159 #define FIMD_DITHMODE 0x170
161 /* Window alpha control registers */
162 #define FIMD_VIDALPHA_ALPHA_LOWER 0x000F0F0F
163 #define FIMD_VIDALPHA_ALPHA_UPPER 0x00F0F0F0
164 #define FIMD_VIDWALPHA_START 0x21C
165 #define FIMD_VIDWALPHA_END 0x240
167 /* Window color map registers */
168 #define FIMD_WINMAP_START 0x180
169 #define FIMD_WINMAP_END 0x190
170 #define FIMD_WINMAP_EN (1 << 24)
171 #define FIMD_WINMAP_COLOR_MASK 0x00FFFFFF
173 /* Window palette control registers */
174 #define FIMD_WPALCON_HIGH 0x019C
175 #define FIMD_WPALCON_LOW 0x01A0
176 #define FIMD_WPALCON_UPDATEEN (1 << 9)
177 #define FIMD_WPAL_W0PAL_L 0x07
178 #define FIMD_WPAL_W0PAL_L_SHT 0
179 #define FIMD_WPAL_W1PAL_L 0x07
180 #define FIMD_WPAL_W1PAL_L_SHT 3
181 #define FIMD_WPAL_W2PAL_L 0x01
182 #define FIMD_WPAL_W2PAL_L_SHT 6
183 #define FIMD_WPAL_W2PAL_H 0x06
184 #define FIMD_WPAL_W2PAL_H_SHT 8
185 #define FIMD_WPAL_W3PAL_L 0x01
186 #define FIMD_WPAL_W3PAL_L_SHT 7
187 #define FIMD_WPAL_W3PAL_H 0x06
188 #define FIMD_WPAL_W3PAL_H_SHT 12
189 #define FIMD_WPAL_W4PAL_L 0x01
190 #define FIMD_WPAL_W4PAL_L_SHT 8
191 #define FIMD_WPAL_W4PAL_H 0x06
192 #define FIMD_WPAL_W4PAL_H_SHT 16
194 /* Trigger control registers */
195 #define FIMD_TRIGCON 0x01A4
196 #define FIMD_TRIGCON_ROMASK 0x00000004
198 /* LCD I80 Interface Control */
199 #define FIMD_I80IFCON_START 0x01B0
200 #define FIMD_I80IFCON_END 0x01BC
201 /* Color gain control register */
202 #define FIMD_COLORGAINCON 0x01C0
203 /* LCD i80 Interface Command Control */
204 #define FIMD_LDI_CMDCON0 0x01D0
205 #define FIMD_LDI_CMDCON1 0x01D4
206 /* I80 System Interface Manual Command Control */
207 #define FIMD_SIFCCON0 0x01E0
208 #define FIMD_SIFCCON2 0x01E8
210 /* Hue Control Registers */
211 #define FIMD_HUECOEFCR_START 0x01EC
212 #define FIMD_HUECOEFCR_END 0x01F4
213 #define FIMD_HUECOEFCB_START 0x01FC
214 #define FIMD_HUECOEFCB_END 0x0208
215 #define FIMD_HUEOFFSET 0x020C
217 /* Video interrupt control registers */
218 #define FIMD_VIDINT_INTFIFOPEND (1 << 0)
219 #define FIMD_VIDINT_INTFRMPEND (1 << 1)
220 #define FIMD_VIDINT_INTI80PEND (1 << 2)
221 #define FIMD_VIDINT_INTEN (1 << 0)
222 #define FIMD_VIDINT_INTFIFOEN (1 << 1)
223 #define FIMD_VIDINT_INTFRMEN (1 << 12)
224 #define FIMD_VIDINT_I80IFDONE (1 << 17)
226 /* Window blend equation control registers */
227 #define FIMD_BLENDEQ_START 0x0244
228 #define FIMD_BLENDEQ_END 0x0250
229 #define FIMD_BLENDCON 0x0260
230 #define FIMD_ALPHA_8BIT (1 << 0)
231 #define FIMD_BLENDEQ_COEF_MASK 0xF
233 /* Window RTQOS Control Registers */
234 #define FIMD_WRTQOSCON_START 0x0264
235 #define FIMD_WRTQOSCON_END 0x0274
237 /* LCD I80 Interface Command */
238 #define FIMD_I80IFCMD_START 0x0280
239 #define FIMD_I80IFCMD_END 0x02AC
241 /* Shadow windows control registers */
242 #define FIMD_SHD_ADD0_START 0x40A0
243 #define FIMD_SHD_ADD0_END 0x40C0
244 #define FIMD_SHD_ADD1_START 0x40D0
245 #define FIMD_SHD_ADD1_END 0x40F0
246 #define FIMD_SHD_ADD2_START 0x4100
247 #define FIMD_SHD_ADD2_END 0x4110
249 /* Palette memory */
250 #define FIMD_PAL_MEM_START 0x2400
251 #define FIMD_PAL_MEM_END 0x37FC
252 /* Palette memory aliases for windows 0 and 1 */
253 #define FIMD_PALMEM_AL_START 0x0400
254 #define FIMD_PALMEM_AL_END 0x0BFC
256 typedef struct {
257 uint8_t r, g, b;
258 /* D[31..24]dummy, D[23..16]rAlpha, D[15..8]gAlpha, D[7..0]bAlpha */
259 uint32_t a;
260 } rgba;
261 #define RGBA_SIZE 7
263 typedef void pixel_to_rgb_func(uint32_t pixel, rgba *p);
264 typedef struct Exynos4210fimdWindow Exynos4210fimdWindow;
266 struct Exynos4210fimdWindow {
267 uint32_t wincon; /* Window control register */
268 uint32_t buf_start[3]; /* Start address for video frame buffer */
269 uint32_t buf_end[3]; /* End address for video frame buffer */
270 uint32_t keycon[2]; /* Window color key registers */
271 uint32_t keyalpha; /* Color key alpha control register */
272 uint32_t winmap; /* Window color map register */
273 uint32_t blendeq; /* Window blending equation control register */
274 uint32_t rtqoscon; /* Window RTQOS Control Registers */
275 uint32_t palette[256]; /* Palette RAM */
276 uint32_t shadow_buf_start; /* Start address of shadow frame buffer */
277 uint32_t shadow_buf_end; /* End address of shadow frame buffer */
278 uint32_t shadow_buf_size; /* Virtual shadow screen width */
280 pixel_to_rgb_func *pixel_to_rgb;
281 void (*draw_line)(Exynos4210fimdWindow *w, uint8_t *src, uint8_t *dst,
282 bool blend);
283 uint32_t (*get_alpha)(Exynos4210fimdWindow *w, uint32_t pix_a);
284 uint16_t lefttop_x, lefttop_y; /* VIDOSD0 register */
285 uint16_t rightbot_x, rightbot_y; /* VIDOSD1 register */
286 uint32_t osdsize; /* VIDOSD2&3 register */
287 uint32_t alpha_val[2]; /* VIDOSD2&3, VIDWALPHA registers */
288 uint16_t virtpage_width; /* VIDWADD2 register */
289 uint16_t virtpage_offsize; /* VIDWADD2 register */
290 MemoryRegionSection mem_section; /* RAM fragment containing framebuffer */
291 uint8_t *host_fb_addr; /* Host pointer to window's framebuffer */
292 hwaddr fb_len; /* Framebuffer length */
295 #define TYPE_EXYNOS4210_FIMD "exynos4210.fimd"
296 #define EXYNOS4210_FIMD(obj) \
297 OBJECT_CHECK(Exynos4210fimdState, (obj), TYPE_EXYNOS4210_FIMD)
299 typedef struct {
300 SysBusDevice parent_obj;
302 MemoryRegion iomem;
303 QemuConsole *console;
304 qemu_irq irq[3];
306 uint32_t vidcon[4]; /* Video main control registers 0-3 */
307 uint32_t vidtcon[4]; /* Video time control registers 0-3 */
308 uint32_t shadowcon; /* Window shadow control register */
309 uint32_t winchmap; /* Channel mapping control register */
310 uint32_t vidintcon[2]; /* Video interrupt control registers */
311 uint32_t dithmode; /* Dithering control register */
312 uint32_t wpalcon[2]; /* Window palette control registers */
313 uint32_t trigcon; /* Trigger control register */
314 uint32_t i80ifcon[4]; /* I80 interface control registers */
315 uint32_t colorgaincon; /* Color gain control register */
316 uint32_t ldi_cmdcon[2]; /* LCD I80 interface command control */
317 uint32_t sifccon[3]; /* I80 System Interface Manual Command Control */
318 uint32_t huecoef_cr[4]; /* Hue control registers */
319 uint32_t huecoef_cb[4]; /* Hue control registers */
320 uint32_t hueoffset; /* Hue offset control register */
321 uint32_t blendcon; /* Blending control register */
322 uint32_t i80ifcmd[12]; /* LCD I80 Interface Command */
324 Exynos4210fimdWindow window[5]; /* Window-specific registers */
325 uint8_t *ifb; /* Internal frame buffer */
326 bool invalidate; /* Image needs to be redrawn */
327 bool enabled; /* Display controller is enabled */
328 } Exynos4210fimdState;
330 /* Perform byte/halfword/word swap of data according to WINCON */
331 static inline void fimd_swap_data(unsigned int swap_ctl, uint64_t *data)
333 int i;
334 uint64_t res;
335 uint64_t x = *data;
337 if (swap_ctl & FIMD_WINCON_SWAP_BITS) {
338 res = 0;
339 for (i = 0; i < 64; i++) {
340 if (x & (1ULL << (64 - i))) {
341 res |= (1ULL << i);
344 x = res;
347 if (swap_ctl & FIMD_WINCON_SWAP_BYTE) {
348 x = bswap64(x);
351 if (swap_ctl & FIMD_WINCON_SWAP_HWORD) {
352 x = ((x & 0x000000000000FFFFULL) << 48) |
353 ((x & 0x00000000FFFF0000ULL) << 16) |
354 ((x & 0x0000FFFF00000000ULL) >> 16) |
355 ((x & 0xFFFF000000000000ULL) >> 48);
358 if (swap_ctl & FIMD_WINCON_SWAP_WORD) {
359 x = ((x & 0x00000000FFFFFFFFULL) << 32) |
360 ((x & 0xFFFFFFFF00000000ULL) >> 32);
363 *data = x;
366 /* Conversion routines of Pixel data from frame buffer area to internal RGBA
367 * pixel representation.
368 * Every color component internally represented as 8-bit value. If original
369 * data has less than 8 bit for component, data is extended to 8 bit. For
370 * example, if blue component has only two possible values 0 and 1 it will be
371 * extended to 0 and 0xFF */
373 /* One bit for alpha representation */
374 #define DEF_PIXEL_TO_RGB_A1(N, R, G, B) \
375 static void N(uint32_t pixel, rgba *p) \
377 p->b = ((pixel & ((1 << (B)) - 1)) << (8 - (B))) | \
378 ((pixel >> (2 * (B) - 8)) & ((1 << (8 - (B))) - 1)); \
379 pixel >>= (B); \
380 p->g = (pixel & ((1 << (G)) - 1)) << (8 - (G)) | \
381 ((pixel >> (2 * (G) - 8)) & ((1 << (8 - (G))) - 1)); \
382 pixel >>= (G); \
383 p->r = (pixel & ((1 << (R)) - 1)) << (8 - (R)) | \
384 ((pixel >> (2 * (R) - 8)) & ((1 << (8 - (R))) - 1)); \
385 pixel >>= (R); \
386 p->a = (pixel & 0x1); \
389 DEF_PIXEL_TO_RGB_A1(pixel_a444_to_rgb, 4, 4, 4)
390 DEF_PIXEL_TO_RGB_A1(pixel_a555_to_rgb, 5, 5, 5)
391 DEF_PIXEL_TO_RGB_A1(pixel_a666_to_rgb, 6, 6, 6)
392 DEF_PIXEL_TO_RGB_A1(pixel_a665_to_rgb, 6, 6, 5)
393 DEF_PIXEL_TO_RGB_A1(pixel_a888_to_rgb, 8, 8, 8)
394 DEF_PIXEL_TO_RGB_A1(pixel_a887_to_rgb, 8, 8, 7)
396 /* Alpha component is always zero */
397 #define DEF_PIXEL_TO_RGB_A0(N, R, G, B) \
398 static void N(uint32_t pixel, rgba *p) \
400 p->b = ((pixel & ((1 << (B)) - 1)) << (8 - (B))) | \
401 ((pixel >> (2 * (B) - 8)) & ((1 << (8 - (B))) - 1)); \
402 pixel >>= (B); \
403 p->g = (pixel & ((1 << (G)) - 1)) << (8 - (G)) | \
404 ((pixel >> (2 * (G) - 8)) & ((1 << (8 - (G))) - 1)); \
405 pixel >>= (G); \
406 p->r = (pixel & ((1 << (R)) - 1)) << (8 - (R)) | \
407 ((pixel >> (2 * (R) - 8)) & ((1 << (8 - (R))) - 1)); \
408 p->a = 0x0; \
411 DEF_PIXEL_TO_RGB_A0(pixel_565_to_rgb, 5, 6, 5)
412 DEF_PIXEL_TO_RGB_A0(pixel_555_to_rgb, 5, 5, 5)
413 DEF_PIXEL_TO_RGB_A0(pixel_666_to_rgb, 6, 6, 6)
414 DEF_PIXEL_TO_RGB_A0(pixel_888_to_rgb, 8, 8, 8)
416 /* Alpha component has some meaningful value */
417 #define DEF_PIXEL_TO_RGB_A(N, R, G, B, A) \
418 static void N(uint32_t pixel, rgba *p) \
420 p->b = ((pixel & ((1 << (B)) - 1)) << (8 - (B))) | \
421 ((pixel >> (2 * (B) - 8)) & ((1 << (8 - (B))) - 1)); \
422 pixel >>= (B); \
423 p->g = (pixel & ((1 << (G)) - 1)) << (8 - (G)) | \
424 ((pixel >> (2 * (G) - 8)) & ((1 << (8 - (G))) - 1)); \
425 pixel >>= (G); \
426 p->r = (pixel & ((1 << (R)) - 1)) << (8 - (R)) | \
427 ((pixel >> (2 * (R) - 8)) & ((1 << (8 - (R))) - 1)); \
428 pixel >>= (R); \
429 p->a = (pixel & ((1 << (A)) - 1)) << (8 - (A)) | \
430 ((pixel >> (2 * (A) - 8)) & ((1 << (8 - (A))) - 1)); \
431 p->a = p->a | (p->a << 8) | (p->a << 16); \
434 DEF_PIXEL_TO_RGB_A(pixel_4444_to_rgb, 4, 4, 4, 4)
435 DEF_PIXEL_TO_RGB_A(pixel_8888_to_rgb, 8, 8, 8, 8)
437 /* Lookup table to extent 2-bit color component to 8 bit */
438 static const uint8_t pixel_lutable_2b[4] = {
439 0x0, 0x55, 0xAA, 0xFF
441 /* Lookup table to extent 3-bit color component to 8 bit */
442 static const uint8_t pixel_lutable_3b[8] = {
443 0x0, 0x24, 0x49, 0x6D, 0x92, 0xB6, 0xDB, 0xFF
445 /* Special case for a232 bpp mode */
446 static void pixel_a232_to_rgb(uint32_t pixel, rgba *p)
448 p->b = pixel_lutable_2b[(pixel & 0x3)];
449 pixel >>= 2;
450 p->g = pixel_lutable_3b[(pixel & 0x7)];
451 pixel >>= 3;
452 p->r = pixel_lutable_2b[(pixel & 0x3)];
453 pixel >>= 2;
454 p->a = (pixel & 0x1);
457 /* Special case for (5+1, 5+1, 5+1) mode. Data bit 15 is common LSB
458 * for all three color components */
459 static void pixel_1555_to_rgb(uint32_t pixel, rgba *p)
461 uint8_t comm = (pixel >> 15) & 1;
462 p->b = ((((pixel & 0x1F) << 1) | comm) << 2) | ((pixel >> 3) & 0x3);
463 pixel >>= 5;
464 p->g = ((((pixel & 0x1F) << 1) | comm) << 2) | ((pixel >> 3) & 0x3);
465 pixel >>= 5;
466 p->r = ((((pixel & 0x1F) << 1) | comm) << 2) | ((pixel >> 3) & 0x3);
467 p->a = 0x0;
470 /* Put/get pixel to/from internal LCD Controller framebuffer */
472 static int put_pixel_ifb(const rgba p, uint8_t *d)
474 *(uint8_t *)d++ = p.r;
475 *(uint8_t *)d++ = p.g;
476 *(uint8_t *)d++ = p.b;
477 *(uint32_t *)d = p.a;
478 return RGBA_SIZE;
481 static int get_pixel_ifb(const uint8_t *s, rgba *p)
483 p->r = *(uint8_t *)s++;
484 p->g = *(uint8_t *)s++;
485 p->b = *(uint8_t *)s++;
486 p->a = (*(uint32_t *)s) & 0x00FFFFFF;
487 return RGBA_SIZE;
490 static pixel_to_rgb_func *palette_data_format[8] = {
491 [0] = pixel_565_to_rgb,
492 [1] = pixel_a555_to_rgb,
493 [2] = pixel_666_to_rgb,
494 [3] = pixel_a665_to_rgb,
495 [4] = pixel_a666_to_rgb,
496 [5] = pixel_888_to_rgb,
497 [6] = pixel_a888_to_rgb,
498 [7] = pixel_8888_to_rgb
501 /* Returns Index in palette data formats table for given window number WINDOW */
502 static uint32_t
503 exynos4210_fimd_palette_format(Exynos4210fimdState *s, int window)
505 uint32_t ret;
507 switch (window) {
508 case 0:
509 ret = (s->wpalcon[1] >> FIMD_WPAL_W0PAL_L_SHT) & FIMD_WPAL_W0PAL_L;
510 if (ret != 7) {
511 ret = 6 - ret;
513 break;
514 case 1:
515 ret = (s->wpalcon[1] >> FIMD_WPAL_W1PAL_L_SHT) & FIMD_WPAL_W1PAL_L;
516 if (ret != 7) {
517 ret = 6 - ret;
519 break;
520 case 2:
521 ret = ((s->wpalcon[0] >> FIMD_WPAL_W2PAL_H_SHT) & FIMD_WPAL_W2PAL_H) |
522 ((s->wpalcon[1] >> FIMD_WPAL_W2PAL_L_SHT) & FIMD_WPAL_W2PAL_L);
523 break;
524 case 3:
525 ret = ((s->wpalcon[0] >> FIMD_WPAL_W3PAL_H_SHT) & FIMD_WPAL_W3PAL_H) |
526 ((s->wpalcon[1] >> FIMD_WPAL_W3PAL_L_SHT) & FIMD_WPAL_W3PAL_L);
527 break;
528 case 4:
529 ret = ((s->wpalcon[0] >> FIMD_WPAL_W4PAL_H_SHT) & FIMD_WPAL_W4PAL_H) |
530 ((s->wpalcon[1] >> FIMD_WPAL_W4PAL_L_SHT) & FIMD_WPAL_W4PAL_L);
531 break;
532 default:
533 hw_error("exynos4210.fimd: incorrect window number %d\n", window);
534 ret = 0;
535 break;
537 return ret;
540 #define FIMD_1_MINUS_COLOR(x) \
541 ((0xFF - ((x) & 0xFF)) | (0xFF00 - ((x) & 0xFF00)) | \
542 (0xFF0000 - ((x) & 0xFF0000)))
543 #define EXTEND_LOWER_HALFBYTE(x) (((x) & 0xF0F0F) | (((x) << 4) & 0xF0F0F0))
544 #define EXTEND_UPPER_HALFBYTE(x) (((x) & 0xF0F0F0) | (((x) >> 4) & 0xF0F0F))
546 /* Multiply three lower bytes of two 32-bit words with each other.
547 * Each byte with values 0-255 is considered as a number with possible values
548 * in a range [0 - 1] */
549 static inline uint32_t fimd_mult_each_byte(uint32_t a, uint32_t b)
551 uint32_t tmp;
552 uint32_t ret;
554 ret = ((tmp = (((a & 0xFF) * (b & 0xFF)) / 0xFF)) > 0xFF) ? 0xFF : tmp;
555 ret |= ((tmp = ((((a >> 8) & 0xFF) * ((b >> 8) & 0xFF)) / 0xFF)) > 0xFF) ?
556 0xFF00 : tmp << 8;
557 ret |= ((tmp = ((((a >> 16) & 0xFF) * ((b >> 16) & 0xFF)) / 0xFF)) > 0xFF) ?
558 0xFF0000 : tmp << 16;
559 return ret;
562 /* For each corresponding bytes of two 32-bit words: (a*b + c*d)
563 * Byte values 0-255 are mapped to a range [0 .. 1] */
564 static inline uint32_t
565 fimd_mult_and_sum_each_byte(uint32_t a, uint32_t b, uint32_t c, uint32_t d)
567 uint32_t tmp;
568 uint32_t ret;
570 ret = ((tmp = (((a & 0xFF) * (b & 0xFF) + (c & 0xFF) * (d & 0xFF)) / 0xFF))
571 > 0xFF) ? 0xFF : tmp;
572 ret |= ((tmp = ((((a >> 8) & 0xFF) * ((b >> 8) & 0xFF) + ((c >> 8) & 0xFF) *
573 ((d >> 8) & 0xFF)) / 0xFF)) > 0xFF) ? 0xFF00 : tmp << 8;
574 ret |= ((tmp = ((((a >> 16) & 0xFF) * ((b >> 16) & 0xFF) +
575 ((c >> 16) & 0xFF) * ((d >> 16) & 0xFF)) / 0xFF)) > 0xFF) ?
576 0xFF0000 : tmp << 16;
577 return ret;
580 /* These routines cover all possible sources of window's transparent factor
581 * used in blending equation. Choice of routine is affected by WPALCON
582 * registers, BLENDCON register and window's WINCON register */
584 static uint32_t fimd_get_alpha_pix(Exynos4210fimdWindow *w, uint32_t pix_a)
586 return pix_a;
589 static uint32_t
590 fimd_get_alpha_pix_extlow(Exynos4210fimdWindow *w, uint32_t pix_a)
592 return EXTEND_LOWER_HALFBYTE(pix_a);
595 static uint32_t
596 fimd_get_alpha_pix_exthigh(Exynos4210fimdWindow *w, uint32_t pix_a)
598 return EXTEND_UPPER_HALFBYTE(pix_a);
601 static uint32_t fimd_get_alpha_mult(Exynos4210fimdWindow *w, uint32_t pix_a)
603 return fimd_mult_each_byte(pix_a, w->alpha_val[0]);
606 static uint32_t fimd_get_alpha_mult_ext(Exynos4210fimdWindow *w, uint32_t pix_a)
608 return fimd_mult_each_byte(EXTEND_LOWER_HALFBYTE(pix_a),
609 EXTEND_UPPER_HALFBYTE(w->alpha_val[0]));
612 static uint32_t fimd_get_alpha_aen(Exynos4210fimdWindow *w, uint32_t pix_a)
614 return w->alpha_val[pix_a];
617 static uint32_t fimd_get_alpha_aen_ext(Exynos4210fimdWindow *w, uint32_t pix_a)
619 return EXTEND_UPPER_HALFBYTE(w->alpha_val[pix_a]);
622 static uint32_t fimd_get_alpha_sel(Exynos4210fimdWindow *w, uint32_t pix_a)
624 return w->alpha_val[(w->wincon & FIMD_WINCON_ALPHA_SEL) ? 1 : 0];
627 static uint32_t fimd_get_alpha_sel_ext(Exynos4210fimdWindow *w, uint32_t pix_a)
629 return EXTEND_UPPER_HALFBYTE(w->alpha_val[(w->wincon &
630 FIMD_WINCON_ALPHA_SEL) ? 1 : 0]);
633 /* Updates currently active alpha value get function for specified window */
634 static void fimd_update_get_alpha(Exynos4210fimdState *s, int win)
636 Exynos4210fimdWindow *w = &s->window[win];
637 const bool alpha_is_8bit = s->blendcon & FIMD_ALPHA_8BIT;
639 if (w->wincon & FIMD_WINCON_BLD_PIX) {
640 if ((w->wincon & FIMD_WINCON_ALPHA_SEL) && WIN_BPP_MODE_WITH_ALPHA(w)) {
641 /* In this case, alpha component contains meaningful value */
642 if (w->wincon & FIMD_WINCON_ALPHA_MUL) {
643 w->get_alpha = alpha_is_8bit ?
644 fimd_get_alpha_mult : fimd_get_alpha_mult_ext;
645 } else {
646 w->get_alpha = alpha_is_8bit ?
647 fimd_get_alpha_pix : fimd_get_alpha_pix_extlow;
649 } else {
650 if (IS_PALETTIZED_MODE(w) &&
651 PAL_MODE_WITH_ALPHA(exynos4210_fimd_palette_format(s, win))) {
652 /* Alpha component has 8-bit numeric value */
653 w->get_alpha = alpha_is_8bit ?
654 fimd_get_alpha_pix : fimd_get_alpha_pix_exthigh;
655 } else {
656 /* Alpha has only two possible values (AEN) */
657 w->get_alpha = alpha_is_8bit ?
658 fimd_get_alpha_aen : fimd_get_alpha_aen_ext;
661 } else {
662 w->get_alpha = alpha_is_8bit ? fimd_get_alpha_sel :
663 fimd_get_alpha_sel_ext;
667 /* Blends current window's (w) pixel (foreground pixel *ret) with background
668 * window (w_blend) pixel p_bg according to formula:
669 * NEW_COLOR = a_coef x FG_PIXEL_COLOR + b_coef x BG_PIXEL_COLOR
670 * NEW_ALPHA = p_coef x FG_ALPHA + q_coef x BG_ALPHA
672 static void
673 exynos4210_fimd_blend_pixel(Exynos4210fimdWindow *w, rgba p_bg, rgba *ret)
675 rgba p_fg = *ret;
676 uint32_t bg_color = ((p_bg.r & 0xFF) << 16) | ((p_bg.g & 0xFF) << 8) |
677 (p_bg.b & 0xFF);
678 uint32_t fg_color = ((p_fg.r & 0xFF) << 16) | ((p_fg.g & 0xFF) << 8) |
679 (p_fg.b & 0xFF);
680 uint32_t alpha_fg = p_fg.a;
681 int i;
682 /* It is possible that blending equation parameters a and b do not
683 * depend on window BLENEQ register. Account for this with first_coef */
684 enum { A_COEF = 0, B_COEF = 1, P_COEF = 2, Q_COEF = 3, COEF_NUM = 4};
685 uint32_t first_coef = A_COEF;
686 uint32_t blend_param[COEF_NUM];
688 if (w->keycon[0] & FIMD_WKEYCON0_KEYEN) {
689 uint32_t colorkey = (w->keycon[1] &
690 ~(w->keycon[0] & FIMD_WKEYCON0_COMPKEY)) & FIMD_WKEYCON0_COMPKEY;
692 if ((w->keycon[0] & FIMD_WKEYCON0_DIRCON) &&
693 (bg_color & ~(w->keycon[0] & FIMD_WKEYCON0_COMPKEY)) == colorkey) {
694 /* Foreground pixel is displayed */
695 if (w->keycon[0] & FIMD_WKEYCON0_KEYBLEN) {
696 alpha_fg = w->keyalpha;
697 blend_param[A_COEF] = alpha_fg;
698 blend_param[B_COEF] = FIMD_1_MINUS_COLOR(alpha_fg);
699 } else {
700 alpha_fg = 0;
701 blend_param[A_COEF] = 0xFFFFFF;
702 blend_param[B_COEF] = 0x0;
704 first_coef = P_COEF;
705 } else if ((w->keycon[0] & FIMD_WKEYCON0_DIRCON) == 0 &&
706 (fg_color & ~(w->keycon[0] & FIMD_WKEYCON0_COMPKEY)) == colorkey) {
707 /* Background pixel is displayed */
708 if (w->keycon[0] & FIMD_WKEYCON0_KEYBLEN) {
709 alpha_fg = w->keyalpha;
710 blend_param[A_COEF] = alpha_fg;
711 blend_param[B_COEF] = FIMD_1_MINUS_COLOR(alpha_fg);
712 } else {
713 alpha_fg = 0;
714 blend_param[A_COEF] = 0x0;
715 blend_param[B_COEF] = 0xFFFFFF;
717 first_coef = P_COEF;
721 for (i = first_coef; i < COEF_NUM; i++) {
722 switch ((w->blendeq >> i * 6) & FIMD_BLENDEQ_COEF_MASK) {
723 case 0:
724 blend_param[i] = 0;
725 break;
726 case 1:
727 blend_param[i] = 0xFFFFFF;
728 break;
729 case 2:
730 blend_param[i] = alpha_fg;
731 break;
732 case 3:
733 blend_param[i] = FIMD_1_MINUS_COLOR(alpha_fg);
734 break;
735 case 4:
736 blend_param[i] = p_bg.a;
737 break;
738 case 5:
739 blend_param[i] = FIMD_1_MINUS_COLOR(p_bg.a);
740 break;
741 case 6:
742 blend_param[i] = w->alpha_val[0];
743 break;
744 case 10:
745 blend_param[i] = fg_color;
746 break;
747 case 11:
748 blend_param[i] = FIMD_1_MINUS_COLOR(fg_color);
749 break;
750 case 12:
751 blend_param[i] = bg_color;
752 break;
753 case 13:
754 blend_param[i] = FIMD_1_MINUS_COLOR(bg_color);
755 break;
756 default:
757 hw_error("exynos4210.fimd: blend equation coef illegal value\n");
758 break;
762 fg_color = fimd_mult_and_sum_each_byte(bg_color, blend_param[B_COEF],
763 fg_color, blend_param[A_COEF]);
764 ret->b = fg_color & 0xFF;
765 fg_color >>= 8;
766 ret->g = fg_color & 0xFF;
767 fg_color >>= 8;
768 ret->r = fg_color & 0xFF;
769 ret->a = fimd_mult_and_sum_each_byte(alpha_fg, blend_param[P_COEF],
770 p_bg.a, blend_param[Q_COEF]);
773 /* These routines read data from video frame buffer in system RAM, convert
774 * this data to display controller internal representation, if necessary,
775 * perform pixel blending with data, currently presented in internal buffer.
776 * Result is stored in display controller internal frame buffer. */
778 /* Draw line with index in palette table in RAM frame buffer data */
779 #define DEF_DRAW_LINE_PALETTE(N) \
780 static void glue(draw_line_palette_, N)(Exynos4210fimdWindow *w, uint8_t *src, \
781 uint8_t *dst, bool blend) \
783 int width = w->rightbot_x - w->lefttop_x + 1; \
784 uint8_t *ifb = dst; \
785 uint8_t swap = (w->wincon & FIMD_WINCON_SWAP) >> FIMD_WINCON_SWAP_SHIFT; \
786 uint64_t data; \
787 rgba p, p_old; \
788 int i; \
789 do { \
790 memcpy(&data, src, sizeof(data)); \
791 src += 8; \
792 fimd_swap_data(swap, &data); \
793 for (i = (64 / (N) - 1); i >= 0; i--) { \
794 w->pixel_to_rgb(w->palette[(data >> ((N) * i)) & \
795 ((1ULL << (N)) - 1)], &p); \
796 p.a = w->get_alpha(w, p.a); \
797 if (blend) { \
798 ifb += get_pixel_ifb(ifb, &p_old); \
799 exynos4210_fimd_blend_pixel(w, p_old, &p); \
801 dst += put_pixel_ifb(p, dst); \
803 width -= (64 / (N)); \
804 } while (width > 0); \
807 /* Draw line with direct color value in RAM frame buffer data */
808 #define DEF_DRAW_LINE_NOPALETTE(N) \
809 static void glue(draw_line_, N)(Exynos4210fimdWindow *w, uint8_t *src, \
810 uint8_t *dst, bool blend) \
812 int width = w->rightbot_x - w->lefttop_x + 1; \
813 uint8_t *ifb = dst; \
814 uint8_t swap = (w->wincon & FIMD_WINCON_SWAP) >> FIMD_WINCON_SWAP_SHIFT; \
815 uint64_t data; \
816 rgba p, p_old; \
817 int i; \
818 do { \
819 memcpy(&data, src, sizeof(data)); \
820 src += 8; \
821 fimd_swap_data(swap, &data); \
822 for (i = (64 / (N) - 1); i >= 0; i--) { \
823 w->pixel_to_rgb((data >> ((N) * i)) & ((1ULL << (N)) - 1), &p); \
824 p.a = w->get_alpha(w, p.a); \
825 if (blend) { \
826 ifb += get_pixel_ifb(ifb, &p_old); \
827 exynos4210_fimd_blend_pixel(w, p_old, &p); \
829 dst += put_pixel_ifb(p, dst); \
831 width -= (64 / (N)); \
832 } while (width > 0); \
835 DEF_DRAW_LINE_PALETTE(1)
836 DEF_DRAW_LINE_PALETTE(2)
837 DEF_DRAW_LINE_PALETTE(4)
838 DEF_DRAW_LINE_PALETTE(8)
839 DEF_DRAW_LINE_NOPALETTE(8) /* 8bpp mode has palette and non-palette versions */
840 DEF_DRAW_LINE_NOPALETTE(16)
841 DEF_DRAW_LINE_NOPALETTE(32)
843 /* Special draw line routine for window color map case */
844 static void draw_line_mapcolor(Exynos4210fimdWindow *w, uint8_t *src,
845 uint8_t *dst, bool blend)
847 rgba p, p_old;
848 uint8_t *ifb = dst;
849 int width = w->rightbot_x - w->lefttop_x + 1;
850 uint32_t map_color = w->winmap & FIMD_WINMAP_COLOR_MASK;
852 do {
853 pixel_888_to_rgb(map_color, &p);
854 p.a = w->get_alpha(w, p.a);
855 if (blend) {
856 ifb += get_pixel_ifb(ifb, &p_old);
857 exynos4210_fimd_blend_pixel(w, p_old, &p);
859 dst += put_pixel_ifb(p, dst);
860 } while (--width);
863 /* Write RGB to QEMU's GraphicConsole framebuffer */
865 static int put_to_qemufb_pixel8(const rgba p, uint8_t *d)
867 uint32_t pixel = rgb_to_pixel8(p.r, p.g, p.b);
868 *(uint8_t *)d = pixel;
869 return 1;
872 static int put_to_qemufb_pixel15(const rgba p, uint8_t *d)
874 uint32_t pixel = rgb_to_pixel15(p.r, p.g, p.b);
875 *(uint16_t *)d = pixel;
876 return 2;
879 static int put_to_qemufb_pixel16(const rgba p, uint8_t *d)
881 uint32_t pixel = rgb_to_pixel16(p.r, p.g, p.b);
882 *(uint16_t *)d = pixel;
883 return 2;
886 static int put_to_qemufb_pixel24(const rgba p, uint8_t *d)
888 uint32_t pixel = rgb_to_pixel24(p.r, p.g, p.b);
889 *(uint8_t *)d++ = (pixel >> 0) & 0xFF;
890 *(uint8_t *)d++ = (pixel >> 8) & 0xFF;
891 *(uint8_t *)d++ = (pixel >> 16) & 0xFF;
892 return 3;
895 static int put_to_qemufb_pixel32(const rgba p, uint8_t *d)
897 uint32_t pixel = rgb_to_pixel24(p.r, p.g, p.b);
898 *(uint32_t *)d = pixel;
899 return 4;
902 /* Routine to copy pixel from internal buffer to QEMU buffer */
903 static int (*put_pixel_toqemu)(const rgba p, uint8_t *pixel);
904 static inline void fimd_update_putpix_qemu(int bpp)
906 switch (bpp) {
907 case 8:
908 put_pixel_toqemu = put_to_qemufb_pixel8;
909 break;
910 case 15:
911 put_pixel_toqemu = put_to_qemufb_pixel15;
912 break;
913 case 16:
914 put_pixel_toqemu = put_to_qemufb_pixel16;
915 break;
916 case 24:
917 put_pixel_toqemu = put_to_qemufb_pixel24;
918 break;
919 case 32:
920 put_pixel_toqemu = put_to_qemufb_pixel32;
921 break;
922 default:
923 hw_error("exynos4210.fimd: unsupported BPP (%d)", bpp);
924 break;
928 /* Routine to copy a line from internal frame buffer to QEMU display */
929 static void fimd_copy_line_toqemu(int width, uint8_t *src, uint8_t *dst)
931 rgba p;
933 do {
934 src += get_pixel_ifb(src, &p);
935 dst += put_pixel_toqemu(p, dst);
936 } while (--width);
939 /* Parse BPPMODE_F = WINCON1[5:2] bits */
940 static void exynos4210_fimd_update_win_bppmode(Exynos4210fimdState *s, int win)
942 Exynos4210fimdWindow *w = &s->window[win];
944 if (w->winmap & FIMD_WINMAP_EN) {
945 w->draw_line = draw_line_mapcolor;
946 return;
949 switch (WIN_BPP_MODE(w)) {
950 case 0:
951 w->draw_line = draw_line_palette_1;
952 w->pixel_to_rgb =
953 palette_data_format[exynos4210_fimd_palette_format(s, win)];
954 break;
955 case 1:
956 w->draw_line = draw_line_palette_2;
957 w->pixel_to_rgb =
958 palette_data_format[exynos4210_fimd_palette_format(s, win)];
959 break;
960 case 2:
961 w->draw_line = draw_line_palette_4;
962 w->pixel_to_rgb =
963 palette_data_format[exynos4210_fimd_palette_format(s, win)];
964 break;
965 case 3:
966 w->draw_line = draw_line_palette_8;
967 w->pixel_to_rgb =
968 palette_data_format[exynos4210_fimd_palette_format(s, win)];
969 break;
970 case 4:
971 w->draw_line = draw_line_8;
972 w->pixel_to_rgb = pixel_a232_to_rgb;
973 break;
974 case 5:
975 w->draw_line = draw_line_16;
976 w->pixel_to_rgb = pixel_565_to_rgb;
977 break;
978 case 6:
979 w->draw_line = draw_line_16;
980 w->pixel_to_rgb = pixel_a555_to_rgb;
981 break;
982 case 7:
983 w->draw_line = draw_line_16;
984 w->pixel_to_rgb = pixel_1555_to_rgb;
985 break;
986 case 8:
987 w->draw_line = draw_line_32;
988 w->pixel_to_rgb = pixel_666_to_rgb;
989 break;
990 case 9:
991 w->draw_line = draw_line_32;
992 w->pixel_to_rgb = pixel_a665_to_rgb;
993 break;
994 case 10:
995 w->draw_line = draw_line_32;
996 w->pixel_to_rgb = pixel_a666_to_rgb;
997 break;
998 case 11:
999 w->draw_line = draw_line_32;
1000 w->pixel_to_rgb = pixel_888_to_rgb;
1001 break;
1002 case 12:
1003 w->draw_line = draw_line_32;
1004 w->pixel_to_rgb = pixel_a887_to_rgb;
1005 break;
1006 case 13:
1007 w->draw_line = draw_line_32;
1008 if ((w->wincon & FIMD_WINCON_BLD_PIX) && (w->wincon &
1009 FIMD_WINCON_ALPHA_SEL)) {
1010 w->pixel_to_rgb = pixel_8888_to_rgb;
1011 } else {
1012 w->pixel_to_rgb = pixel_a888_to_rgb;
1014 break;
1015 case 14:
1016 w->draw_line = draw_line_16;
1017 if ((w->wincon & FIMD_WINCON_BLD_PIX) && (w->wincon &
1018 FIMD_WINCON_ALPHA_SEL)) {
1019 w->pixel_to_rgb = pixel_4444_to_rgb;
1020 } else {
1021 w->pixel_to_rgb = pixel_a444_to_rgb;
1023 break;
1024 case 15:
1025 w->draw_line = draw_line_16;
1026 w->pixel_to_rgb = pixel_555_to_rgb;
1027 break;
1031 #if EXYNOS4210_FIMD_MODE_TRACE > 0
1032 static const char *exynos4210_fimd_get_bppmode(int mode_code)
1034 switch (mode_code) {
1035 case 0:
1036 return "1 bpp";
1037 case 1:
1038 return "2 bpp";
1039 case 2:
1040 return "4 bpp";
1041 case 3:
1042 return "8 bpp (palettized)";
1043 case 4:
1044 return "8 bpp (non-palettized, A: 1-R:2-G:3-B:2)";
1045 case 5:
1046 return "16 bpp (non-palettized, R:5-G:6-B:5)";
1047 case 6:
1048 return "16 bpp (non-palettized, A:1-R:5-G:5-B:5)";
1049 case 7:
1050 return "16 bpp (non-palettized, I :1-R:5-G:5-B:5)";
1051 case 8:
1052 return "Unpacked 18 bpp (non-palettized, R:6-G:6-B:6)";
1053 case 9:
1054 return "Unpacked 18bpp (non-palettized,A:1-R:6-G:6-B:5)";
1055 case 10:
1056 return "Unpacked 19bpp (non-palettized,A:1-R:6-G:6-B:6)";
1057 case 11:
1058 return "Unpacked 24 bpp (non-palettized R:8-G:8-B:8)";
1059 case 12:
1060 return "Unpacked 24 bpp (non-palettized A:1-R:8-G:8-B:7)";
1061 case 13:
1062 return "Unpacked 25 bpp (non-palettized A:1-R:8-G:8-B:8)";
1063 case 14:
1064 return "Unpacked 13 bpp (non-palettized A:1-R:4-G:4-B:4)";
1065 case 15:
1066 return "Unpacked 15 bpp (non-palettized R:5-G:5-B:5)";
1067 default:
1068 return "Non-existing bpp mode";
1072 static inline void exynos4210_fimd_trace_bppmode(Exynos4210fimdState *s,
1073 int win_num, uint32_t val)
1075 Exynos4210fimdWindow *w = &s->window[win_num];
1077 if (w->winmap & FIMD_WINMAP_EN) {
1078 printf("QEMU FIMD: Window %d is mapped with MAPCOLOR=0x%x\n",
1079 win_num, w->winmap & 0xFFFFFF);
1080 return;
1083 if ((val != 0xFFFFFFFF) && ((w->wincon >> 2) & 0xF) == ((val >> 2) & 0xF)) {
1084 return;
1086 printf("QEMU FIMD: Window %d BPP mode set to %s\n", win_num,
1087 exynos4210_fimd_get_bppmode((val >> 2) & 0xF));
1089 #else
1090 static inline void exynos4210_fimd_trace_bppmode(Exynos4210fimdState *s,
1091 int win_num, uint32_t val)
1095 #endif
1097 static inline int fimd_get_buffer_id(Exynos4210fimdWindow *w)
1099 switch (w->wincon & FIMD_WINCON_BUFSTATUS) {
1100 case FIMD_WINCON_BUF0_STAT:
1101 return 0;
1102 case FIMD_WINCON_BUF1_STAT:
1103 return 1;
1104 case FIMD_WINCON_BUF2_STAT:
1105 return 2;
1106 default:
1107 DPRINT_ERROR("Non-existent buffer index\n");
1108 return 0;
1112 /* Updates specified window's MemorySection based on values of WINCON,
1113 * VIDOSDA, VIDOSDB, VIDWADDx and SHADOWCON registers */
1114 static void fimd_update_memory_section(Exynos4210fimdState *s, unsigned win)
1116 SysBusDevice *sbd = SYS_BUS_DEVICE(s);
1117 Exynos4210fimdWindow *w = &s->window[win];
1118 hwaddr fb_start_addr, fb_mapped_len;
1120 if (!s->enabled || !(w->wincon & FIMD_WINCON_ENWIN) ||
1121 FIMD_WINDOW_PROTECTED(s->shadowcon, win)) {
1122 return;
1125 if (w->host_fb_addr) {
1126 cpu_physical_memory_unmap(w->host_fb_addr, w->fb_len, 0, 0);
1127 w->host_fb_addr = NULL;
1128 w->fb_len = 0;
1131 fb_start_addr = w->buf_start[fimd_get_buffer_id(w)];
1132 /* Total number of bytes of virtual screen used by current window */
1133 w->fb_len = fb_mapped_len = (w->virtpage_width + w->virtpage_offsize) *
1134 (w->rightbot_y - w->lefttop_y + 1);
1136 /* TODO: add .exit and unref the region there. Not needed yet since sysbus
1137 * does not support hot-unplug.
1139 memory_region_unref(w->mem_section.mr);
1140 w->mem_section = memory_region_find(sysbus_address_space(sbd),
1141 fb_start_addr, w->fb_len);
1142 assert(w->mem_section.mr);
1143 assert(w->mem_section.offset_within_address_space == fb_start_addr);
1144 DPRINT_TRACE("Window %u framebuffer changed: address=0x%08x, len=0x%x\n",
1145 win, fb_start_addr, w->fb_len);
1147 if (int128_get64(w->mem_section.size) != w->fb_len ||
1148 !memory_region_is_ram(w->mem_section.mr)) {
1149 DPRINT_ERROR("Failed to find window %u framebuffer region\n", win);
1150 goto error_return;
1153 w->host_fb_addr = cpu_physical_memory_map(fb_start_addr, &fb_mapped_len, 0);
1154 if (!w->host_fb_addr) {
1155 DPRINT_ERROR("Failed to map window %u framebuffer\n", win);
1156 goto error_return;
1159 if (fb_mapped_len != w->fb_len) {
1160 DPRINT_ERROR("Window %u mapped framebuffer length is less then "
1161 "expected\n", win);
1162 cpu_physical_memory_unmap(w->host_fb_addr, fb_mapped_len, 0, 0);
1163 goto error_return;
1165 return;
1167 error_return:
1168 memory_region_unref(w->mem_section.mr);
1169 w->mem_section.mr = NULL;
1170 w->mem_section.size = int128_zero();
1171 w->host_fb_addr = NULL;
1172 w->fb_len = 0;
1175 static void exynos4210_fimd_enable(Exynos4210fimdState *s, bool enabled)
1177 if (enabled && !s->enabled) {
1178 unsigned w;
1179 s->enabled = true;
1180 for (w = 0; w < NUM_OF_WINDOWS; w++) {
1181 fimd_update_memory_section(s, w);
1184 s->enabled = enabled;
1185 DPRINT_TRACE("display controller %s\n", enabled ? "enabled" : "disabled");
1188 static inline uint32_t unpack_upper_4(uint32_t x)
1190 return ((x & 0xF00) << 12) | ((x & 0xF0) << 8) | ((x & 0xF) << 4);
1193 static inline uint32_t pack_upper_4(uint32_t x)
1195 return (((x & 0xF00000) >> 12) | ((x & 0xF000) >> 8) |
1196 ((x & 0xF0) >> 4)) & 0xFFF;
1199 static void exynos4210_fimd_update_irq(Exynos4210fimdState *s)
1201 if (!(s->vidintcon[0] & FIMD_VIDINT_INTEN)) {
1202 qemu_irq_lower(s->irq[0]);
1203 qemu_irq_lower(s->irq[1]);
1204 qemu_irq_lower(s->irq[2]);
1205 return;
1207 if ((s->vidintcon[0] & FIMD_VIDINT_INTFIFOEN) &&
1208 (s->vidintcon[1] & FIMD_VIDINT_INTFIFOPEND)) {
1209 qemu_irq_raise(s->irq[0]);
1210 } else {
1211 qemu_irq_lower(s->irq[0]);
1213 if ((s->vidintcon[0] & FIMD_VIDINT_INTFRMEN) &&
1214 (s->vidintcon[1] & FIMD_VIDINT_INTFRMPEND)) {
1215 qemu_irq_raise(s->irq[1]);
1216 } else {
1217 qemu_irq_lower(s->irq[1]);
1219 if ((s->vidintcon[0] & FIMD_VIDINT_I80IFDONE) &&
1220 (s->vidintcon[1] & FIMD_VIDINT_INTI80PEND)) {
1221 qemu_irq_raise(s->irq[2]);
1222 } else {
1223 qemu_irq_lower(s->irq[2]);
1227 static void exynos4210_fimd_invalidate(void *opaque)
1229 Exynos4210fimdState *s = (Exynos4210fimdState *)opaque;
1230 s->invalidate = true;
1233 static void exynos4210_update_resolution(Exynos4210fimdState *s)
1235 DisplaySurface *surface = qemu_console_surface(s->console);
1237 /* LCD resolution is stored in VIDEO TIME CONTROL REGISTER 2 */
1238 uint32_t width = ((s->vidtcon[2] >> FIMD_VIDTCON2_HOR_SHIFT) &
1239 FIMD_VIDTCON2_SIZE_MASK) + 1;
1240 uint32_t height = ((s->vidtcon[2] >> FIMD_VIDTCON2_VER_SHIFT) &
1241 FIMD_VIDTCON2_SIZE_MASK) + 1;
1243 if (s->ifb == NULL || surface_width(surface) != width ||
1244 surface_height(surface) != height) {
1245 DPRINT_L1("Resolution changed from %ux%u to %ux%u\n",
1246 surface_width(surface), surface_height(surface), width, height);
1247 qemu_console_resize(s->console, width, height);
1248 s->ifb = g_realloc(s->ifb, width * height * RGBA_SIZE + 1);
1249 memset(s->ifb, 0, width * height * RGBA_SIZE + 1);
1250 exynos4210_fimd_invalidate(s);
1254 static void exynos4210_fimd_update(void *opaque)
1256 Exynos4210fimdState *s = (Exynos4210fimdState *)opaque;
1257 DisplaySurface *surface;
1258 Exynos4210fimdWindow *w;
1259 int i, line;
1260 hwaddr fb_line_addr, inc_size;
1261 int scrn_height;
1262 int first_line = -1, last_line = -1, scrn_width;
1263 bool blend = false;
1264 uint8_t *host_fb_addr;
1265 bool is_dirty = false;
1266 const int global_width = (s->vidtcon[2] & FIMD_VIDTCON2_SIZE_MASK) + 1;
1267 const int global_height = ((s->vidtcon[2] >> FIMD_VIDTCON2_VER_SHIFT) &
1268 FIMD_VIDTCON2_SIZE_MASK) + 1;
1270 if (!s || !s->console || !s->enabled ||
1271 surface_bits_per_pixel(qemu_console_surface(s->console)) == 0) {
1272 return;
1274 exynos4210_update_resolution(s);
1275 surface = qemu_console_surface(s->console);
1277 for (i = 0; i < NUM_OF_WINDOWS; i++) {
1278 w = &s->window[i];
1279 if ((w->wincon & FIMD_WINCON_ENWIN) && w->host_fb_addr) {
1280 scrn_height = w->rightbot_y - w->lefttop_y + 1;
1281 scrn_width = w->virtpage_width;
1282 /* Total width of virtual screen page in bytes */
1283 inc_size = scrn_width + w->virtpage_offsize;
1284 memory_region_sync_dirty_bitmap(w->mem_section.mr);
1285 host_fb_addr = w->host_fb_addr;
1286 fb_line_addr = w->mem_section.offset_within_region;
1288 for (line = 0; line < scrn_height; line++) {
1289 is_dirty = memory_region_get_dirty(w->mem_section.mr,
1290 fb_line_addr, scrn_width, DIRTY_MEMORY_VGA);
1292 if (s->invalidate || is_dirty) {
1293 if (first_line == -1) {
1294 first_line = line;
1296 last_line = line;
1297 w->draw_line(w, host_fb_addr, s->ifb +
1298 w->lefttop_x * RGBA_SIZE + (w->lefttop_y + line) *
1299 global_width * RGBA_SIZE, blend);
1301 host_fb_addr += inc_size;
1302 fb_line_addr += inc_size;
1303 is_dirty = false;
1305 memory_region_reset_dirty(w->mem_section.mr,
1306 w->mem_section.offset_within_region,
1307 w->fb_len, DIRTY_MEMORY_VGA);
1308 blend = true;
1312 /* Copy resulting image to QEMU_CONSOLE. */
1313 if (first_line >= 0) {
1314 uint8_t *d;
1315 int bpp;
1317 bpp = surface_bits_per_pixel(surface);
1318 fimd_update_putpix_qemu(bpp);
1319 bpp = (bpp + 1) >> 3;
1320 d = surface_data(surface);
1321 for (line = first_line; line <= last_line; line++) {
1322 fimd_copy_line_toqemu(global_width, s->ifb + global_width * line *
1323 RGBA_SIZE, d + global_width * line * bpp);
1325 dpy_gfx_update(s->console, 0, 0, global_width, global_height);
1327 s->invalidate = false;
1328 s->vidintcon[1] |= FIMD_VIDINT_INTFRMPEND;
1329 if ((s->vidcon[0] & FIMD_VIDCON0_ENVID_F) == 0) {
1330 exynos4210_fimd_enable(s, false);
1332 exynos4210_fimd_update_irq(s);
1335 static void exynos4210_fimd_reset(DeviceState *d)
1337 Exynos4210fimdState *s = EXYNOS4210_FIMD(d);
1338 unsigned w;
1340 DPRINT_TRACE("Display controller reset\n");
1341 /* Set all display controller registers to 0 */
1342 memset(&s->vidcon, 0, (uint8_t *)&s->window - (uint8_t *)&s->vidcon);
1343 for (w = 0; w < NUM_OF_WINDOWS; w++) {
1344 memset(&s->window[w], 0, sizeof(Exynos4210fimdWindow));
1345 s->window[w].blendeq = 0xC2;
1346 exynos4210_fimd_update_win_bppmode(s, w);
1347 exynos4210_fimd_trace_bppmode(s, w, 0xFFFFFFFF);
1348 fimd_update_get_alpha(s, w);
1351 if (s->ifb != NULL) {
1352 g_free(s->ifb);
1354 s->ifb = NULL;
1356 exynos4210_fimd_invalidate(s);
1357 exynos4210_fimd_enable(s, false);
1358 /* Some registers have non-zero initial values */
1359 s->winchmap = 0x7D517D51;
1360 s->colorgaincon = 0x10040100;
1361 s->huecoef_cr[0] = s->huecoef_cr[3] = 0x01000100;
1362 s->huecoef_cb[0] = s->huecoef_cb[3] = 0x01000100;
1363 s->hueoffset = 0x01800080;
1366 static void exynos4210_fimd_write(void *opaque, hwaddr offset,
1367 uint64_t val, unsigned size)
1369 Exynos4210fimdState *s = (Exynos4210fimdState *)opaque;
1370 unsigned w, i;
1371 uint32_t old_value;
1373 DPRINT_L2("write offset 0x%08x, value=%llu(0x%08llx)\n", offset,
1374 (long long unsigned int)val, (long long unsigned int)val);
1376 switch (offset) {
1377 case FIMD_VIDCON0:
1378 if ((val & FIMD_VIDCON0_ENVID_MASK) == FIMD_VIDCON0_ENVID_MASK) {
1379 exynos4210_fimd_enable(s, true);
1380 } else {
1381 if ((val & FIMD_VIDCON0_ENVID) == 0) {
1382 exynos4210_fimd_enable(s, false);
1385 s->vidcon[0] = val;
1386 break;
1387 case FIMD_VIDCON1:
1388 /* Leave read-only bits as is */
1389 val = (val & (~FIMD_VIDCON1_ROMASK)) |
1390 (s->vidcon[1] & FIMD_VIDCON1_ROMASK);
1391 s->vidcon[1] = val;
1392 break;
1393 case FIMD_VIDCON2 ... FIMD_VIDCON3:
1394 s->vidcon[(offset) >> 2] = val;
1395 break;
1396 case FIMD_VIDTCON_START ... FIMD_VIDTCON_END:
1397 s->vidtcon[(offset - FIMD_VIDTCON_START) >> 2] = val;
1398 break;
1399 case FIMD_WINCON_START ... FIMD_WINCON_END:
1400 w = (offset - FIMD_WINCON_START) >> 2;
1401 /* Window's current buffer ID */
1402 i = fimd_get_buffer_id(&s->window[w]);
1403 old_value = s->window[w].wincon;
1404 val = (val & ~FIMD_WINCON_ROMASK) |
1405 (s->window[w].wincon & FIMD_WINCON_ROMASK);
1406 if (w == 0) {
1407 /* Window 0 wincon ALPHA_MUL bit must always be 0 */
1408 val &= ~FIMD_WINCON_ALPHA_MUL;
1410 exynos4210_fimd_trace_bppmode(s, w, val);
1411 switch (val & FIMD_WINCON_BUFSELECT) {
1412 case FIMD_WINCON_BUF0_SEL:
1413 val &= ~FIMD_WINCON_BUFSTATUS;
1414 break;
1415 case FIMD_WINCON_BUF1_SEL:
1416 val = (val & ~FIMD_WINCON_BUFSTAT_H) | FIMD_WINCON_BUFSTAT_L;
1417 break;
1418 case FIMD_WINCON_BUF2_SEL:
1419 if (val & FIMD_WINCON_BUFMODE) {
1420 val = (val & ~FIMD_WINCON_BUFSTAT_L) | FIMD_WINCON_BUFSTAT_H;
1422 break;
1423 default:
1424 break;
1426 s->window[w].wincon = val;
1427 exynos4210_fimd_update_win_bppmode(s, w);
1428 fimd_update_get_alpha(s, w);
1429 if ((i != fimd_get_buffer_id(&s->window[w])) ||
1430 (!(old_value & FIMD_WINCON_ENWIN) && (s->window[w].wincon &
1431 FIMD_WINCON_ENWIN))) {
1432 fimd_update_memory_section(s, w);
1434 break;
1435 case FIMD_SHADOWCON:
1436 old_value = s->shadowcon;
1437 s->shadowcon = val;
1438 for (w = 0; w < NUM_OF_WINDOWS; w++) {
1439 if (FIMD_WINDOW_PROTECTED(old_value, w) &&
1440 !FIMD_WINDOW_PROTECTED(s->shadowcon, w)) {
1441 fimd_update_memory_section(s, w);
1444 break;
1445 case FIMD_WINCHMAP:
1446 s->winchmap = val;
1447 break;
1448 case FIMD_VIDOSD_START ... FIMD_VIDOSD_END:
1449 w = (offset - FIMD_VIDOSD_START) >> 4;
1450 i = ((offset - FIMD_VIDOSD_START) & 0xF) >> 2;
1451 switch (i) {
1452 case 0:
1453 old_value = s->window[w].lefttop_y;
1454 s->window[w].lefttop_x = (val >> FIMD_VIDOSD_HOR_SHIFT) &
1455 FIMD_VIDOSD_COORD_MASK;
1456 s->window[w].lefttop_y = (val >> FIMD_VIDOSD_VER_SHIFT) &
1457 FIMD_VIDOSD_COORD_MASK;
1458 if (s->window[w].lefttop_y != old_value) {
1459 fimd_update_memory_section(s, w);
1461 break;
1462 case 1:
1463 old_value = s->window[w].rightbot_y;
1464 s->window[w].rightbot_x = (val >> FIMD_VIDOSD_HOR_SHIFT) &
1465 FIMD_VIDOSD_COORD_MASK;
1466 s->window[w].rightbot_y = (val >> FIMD_VIDOSD_VER_SHIFT) &
1467 FIMD_VIDOSD_COORD_MASK;
1468 if (s->window[w].rightbot_y != old_value) {
1469 fimd_update_memory_section(s, w);
1471 break;
1472 case 2:
1473 if (w == 0) {
1474 s->window[w].osdsize = val;
1475 } else {
1476 s->window[w].alpha_val[0] =
1477 unpack_upper_4((val & FIMD_VIDOSD_ALPHA_AEN0) >>
1478 FIMD_VIDOSD_AEN0_SHIFT) |
1479 (s->window[w].alpha_val[0] & FIMD_VIDALPHA_ALPHA_LOWER);
1480 s->window[w].alpha_val[1] =
1481 unpack_upper_4(val & FIMD_VIDOSD_ALPHA_AEN1) |
1482 (s->window[w].alpha_val[1] & FIMD_VIDALPHA_ALPHA_LOWER);
1484 break;
1485 case 3:
1486 if (w != 1 && w != 2) {
1487 DPRINT_ERROR("Bad write offset 0x%08x\n", offset);
1488 return;
1490 s->window[w].osdsize = val;
1491 break;
1493 break;
1494 case FIMD_VIDWADD0_START ... FIMD_VIDWADD0_END:
1495 w = (offset - FIMD_VIDWADD0_START) >> 3;
1496 i = ((offset - FIMD_VIDWADD0_START) >> 2) & 1;
1497 if (i == fimd_get_buffer_id(&s->window[w]) &&
1498 s->window[w].buf_start[i] != val) {
1499 s->window[w].buf_start[i] = val;
1500 fimd_update_memory_section(s, w);
1501 break;
1503 s->window[w].buf_start[i] = val;
1504 break;
1505 case FIMD_VIDWADD1_START ... FIMD_VIDWADD1_END:
1506 w = (offset - FIMD_VIDWADD1_START) >> 3;
1507 i = ((offset - FIMD_VIDWADD1_START) >> 2) & 1;
1508 s->window[w].buf_end[i] = val;
1509 break;
1510 case FIMD_VIDWADD2_START ... FIMD_VIDWADD2_END:
1511 w = (offset - FIMD_VIDWADD2_START) >> 2;
1512 if (((val & FIMD_VIDWADD2_PAGEWIDTH) != s->window[w].virtpage_width) ||
1513 (((val >> FIMD_VIDWADD2_OFFSIZE_SHIFT) & FIMD_VIDWADD2_OFFSIZE) !=
1514 s->window[w].virtpage_offsize)) {
1515 s->window[w].virtpage_width = val & FIMD_VIDWADD2_PAGEWIDTH;
1516 s->window[w].virtpage_offsize =
1517 (val >> FIMD_VIDWADD2_OFFSIZE_SHIFT) & FIMD_VIDWADD2_OFFSIZE;
1518 fimd_update_memory_section(s, w);
1520 break;
1521 case FIMD_VIDINTCON0:
1522 s->vidintcon[0] = val;
1523 break;
1524 case FIMD_VIDINTCON1:
1525 s->vidintcon[1] &= ~(val & 7);
1526 exynos4210_fimd_update_irq(s);
1527 break;
1528 case FIMD_WKEYCON_START ... FIMD_WKEYCON_END:
1529 w = ((offset - FIMD_WKEYCON_START) >> 3) + 1;
1530 i = ((offset - FIMD_WKEYCON_START) >> 2) & 1;
1531 s->window[w].keycon[i] = val;
1532 break;
1533 case FIMD_WKEYALPHA_START ... FIMD_WKEYALPHA_END:
1534 w = ((offset - FIMD_WKEYALPHA_START) >> 2) + 1;
1535 s->window[w].keyalpha = val;
1536 break;
1537 case FIMD_DITHMODE:
1538 s->dithmode = val;
1539 break;
1540 case FIMD_WINMAP_START ... FIMD_WINMAP_END:
1541 w = (offset - FIMD_WINMAP_START) >> 2;
1542 old_value = s->window[w].winmap;
1543 s->window[w].winmap = val;
1544 if ((val & FIMD_WINMAP_EN) ^ (old_value & FIMD_WINMAP_EN)) {
1545 exynos4210_fimd_invalidate(s);
1546 exynos4210_fimd_update_win_bppmode(s, w);
1547 exynos4210_fimd_trace_bppmode(s, w, 0xFFFFFFFF);
1548 exynos4210_fimd_update(s);
1550 break;
1551 case FIMD_WPALCON_HIGH ... FIMD_WPALCON_LOW:
1552 i = (offset - FIMD_WPALCON_HIGH) >> 2;
1553 s->wpalcon[i] = val;
1554 if (s->wpalcon[1] & FIMD_WPALCON_UPDATEEN) {
1555 for (w = 0; w < NUM_OF_WINDOWS; w++) {
1556 exynos4210_fimd_update_win_bppmode(s, w);
1557 fimd_update_get_alpha(s, w);
1560 break;
1561 case FIMD_TRIGCON:
1562 val = (val & ~FIMD_TRIGCON_ROMASK) | (s->trigcon & FIMD_TRIGCON_ROMASK);
1563 s->trigcon = val;
1564 break;
1565 case FIMD_I80IFCON_START ... FIMD_I80IFCON_END:
1566 s->i80ifcon[(offset - FIMD_I80IFCON_START) >> 2] = val;
1567 break;
1568 case FIMD_COLORGAINCON:
1569 s->colorgaincon = val;
1570 break;
1571 case FIMD_LDI_CMDCON0 ... FIMD_LDI_CMDCON1:
1572 s->ldi_cmdcon[(offset - FIMD_LDI_CMDCON0) >> 2] = val;
1573 break;
1574 case FIMD_SIFCCON0 ... FIMD_SIFCCON2:
1575 i = (offset - FIMD_SIFCCON0) >> 2;
1576 if (i != 2) {
1577 s->sifccon[i] = val;
1579 break;
1580 case FIMD_HUECOEFCR_START ... FIMD_HUECOEFCR_END:
1581 i = (offset - FIMD_HUECOEFCR_START) >> 2;
1582 s->huecoef_cr[i] = val;
1583 break;
1584 case FIMD_HUECOEFCB_START ... FIMD_HUECOEFCB_END:
1585 i = (offset - FIMD_HUECOEFCB_START) >> 2;
1586 s->huecoef_cb[i] = val;
1587 break;
1588 case FIMD_HUEOFFSET:
1589 s->hueoffset = val;
1590 break;
1591 case FIMD_VIDWALPHA_START ... FIMD_VIDWALPHA_END:
1592 w = ((offset - FIMD_VIDWALPHA_START) >> 3);
1593 i = ((offset - FIMD_VIDWALPHA_START) >> 2) & 1;
1594 if (w == 0) {
1595 s->window[w].alpha_val[i] = val;
1596 } else {
1597 s->window[w].alpha_val[i] = (val & FIMD_VIDALPHA_ALPHA_LOWER) |
1598 (s->window[w].alpha_val[i] & FIMD_VIDALPHA_ALPHA_UPPER);
1600 break;
1601 case FIMD_BLENDEQ_START ... FIMD_BLENDEQ_END:
1602 s->window[(offset - FIMD_BLENDEQ_START) >> 2].blendeq = val;
1603 break;
1604 case FIMD_BLENDCON:
1605 old_value = s->blendcon;
1606 s->blendcon = val;
1607 if ((s->blendcon & FIMD_ALPHA_8BIT) != (old_value & FIMD_ALPHA_8BIT)) {
1608 for (w = 0; w < NUM_OF_WINDOWS; w++) {
1609 fimd_update_get_alpha(s, w);
1612 break;
1613 case FIMD_WRTQOSCON_START ... FIMD_WRTQOSCON_END:
1614 s->window[(offset - FIMD_WRTQOSCON_START) >> 2].rtqoscon = val;
1615 break;
1616 case FIMD_I80IFCMD_START ... FIMD_I80IFCMD_END:
1617 s->i80ifcmd[(offset - FIMD_I80IFCMD_START) >> 2] = val;
1618 break;
1619 case FIMD_VIDW0ADD0_B2 ... FIMD_VIDW4ADD0_B2:
1620 if (offset & 0x0004) {
1621 DPRINT_ERROR("bad write offset 0x%08x\n", offset);
1622 break;
1624 w = (offset - FIMD_VIDW0ADD0_B2) >> 3;
1625 if (fimd_get_buffer_id(&s->window[w]) == 2 &&
1626 s->window[w].buf_start[2] != val) {
1627 s->window[w].buf_start[2] = val;
1628 fimd_update_memory_section(s, w);
1629 break;
1631 s->window[w].buf_start[2] = val;
1632 break;
1633 case FIMD_SHD_ADD0_START ... FIMD_SHD_ADD0_END:
1634 if (offset & 0x0004) {
1635 DPRINT_ERROR("bad write offset 0x%08x\n", offset);
1636 break;
1638 s->window[(offset - FIMD_SHD_ADD0_START) >> 3].shadow_buf_start = val;
1639 break;
1640 case FIMD_SHD_ADD1_START ... FIMD_SHD_ADD1_END:
1641 if (offset & 0x0004) {
1642 DPRINT_ERROR("bad write offset 0x%08x\n", offset);
1643 break;
1645 s->window[(offset - FIMD_SHD_ADD1_START) >> 3].shadow_buf_end = val;
1646 break;
1647 case FIMD_SHD_ADD2_START ... FIMD_SHD_ADD2_END:
1648 s->window[(offset - FIMD_SHD_ADD2_START) >> 2].shadow_buf_size = val;
1649 break;
1650 case FIMD_PAL_MEM_START ... FIMD_PAL_MEM_END:
1651 w = (offset - FIMD_PAL_MEM_START) >> 10;
1652 i = ((offset - FIMD_PAL_MEM_START) >> 2) & 0xFF;
1653 s->window[w].palette[i] = val;
1654 break;
1655 case FIMD_PALMEM_AL_START ... FIMD_PALMEM_AL_END:
1656 /* Palette memory aliases for windows 0 and 1 */
1657 w = (offset - FIMD_PALMEM_AL_START) >> 10;
1658 i = ((offset - FIMD_PALMEM_AL_START) >> 2) & 0xFF;
1659 s->window[w].palette[i] = val;
1660 break;
1661 default:
1662 DPRINT_ERROR("bad write offset 0x%08x\n", offset);
1663 break;
1667 static uint64_t exynos4210_fimd_read(void *opaque, hwaddr offset,
1668 unsigned size)
1670 Exynos4210fimdState *s = (Exynos4210fimdState *)opaque;
1671 int w, i;
1672 uint32_t ret = 0;
1674 DPRINT_L2("read offset 0x%08x\n", offset);
1676 switch (offset) {
1677 case FIMD_VIDCON0 ... FIMD_VIDCON3:
1678 return s->vidcon[(offset - FIMD_VIDCON0) >> 2];
1679 case FIMD_VIDTCON_START ... FIMD_VIDTCON_END:
1680 return s->vidtcon[(offset - FIMD_VIDTCON_START) >> 2];
1681 case FIMD_WINCON_START ... FIMD_WINCON_END:
1682 return s->window[(offset - FIMD_WINCON_START) >> 2].wincon;
1683 case FIMD_SHADOWCON:
1684 return s->shadowcon;
1685 case FIMD_WINCHMAP:
1686 return s->winchmap;
1687 case FIMD_VIDOSD_START ... FIMD_VIDOSD_END:
1688 w = (offset - FIMD_VIDOSD_START) >> 4;
1689 i = ((offset - FIMD_VIDOSD_START) & 0xF) >> 2;
1690 switch (i) {
1691 case 0:
1692 ret = ((s->window[w].lefttop_x & FIMD_VIDOSD_COORD_MASK) <<
1693 FIMD_VIDOSD_HOR_SHIFT) |
1694 (s->window[w].lefttop_y & FIMD_VIDOSD_COORD_MASK);
1695 break;
1696 case 1:
1697 ret = ((s->window[w].rightbot_x & FIMD_VIDOSD_COORD_MASK) <<
1698 FIMD_VIDOSD_HOR_SHIFT) |
1699 (s->window[w].rightbot_y & FIMD_VIDOSD_COORD_MASK);
1700 break;
1701 case 2:
1702 if (w == 0) {
1703 ret = s->window[w].osdsize;
1704 } else {
1705 ret = (pack_upper_4(s->window[w].alpha_val[0]) <<
1706 FIMD_VIDOSD_AEN0_SHIFT) |
1707 pack_upper_4(s->window[w].alpha_val[1]);
1709 break;
1710 case 3:
1711 if (w != 1 && w != 2) {
1712 DPRINT_ERROR("bad read offset 0x%08x\n", offset);
1713 return 0xBAADBAAD;
1715 ret = s->window[w].osdsize;
1716 break;
1718 return ret;
1719 case FIMD_VIDWADD0_START ... FIMD_VIDWADD0_END:
1720 w = (offset - FIMD_VIDWADD0_START) >> 3;
1721 i = ((offset - FIMD_VIDWADD0_START) >> 2) & 1;
1722 return s->window[w].buf_start[i];
1723 case FIMD_VIDWADD1_START ... FIMD_VIDWADD1_END:
1724 w = (offset - FIMD_VIDWADD1_START) >> 3;
1725 i = ((offset - FIMD_VIDWADD1_START) >> 2) & 1;
1726 return s->window[w].buf_end[i];
1727 case FIMD_VIDWADD2_START ... FIMD_VIDWADD2_END:
1728 w = (offset - FIMD_VIDWADD2_START) >> 2;
1729 return s->window[w].virtpage_width | (s->window[w].virtpage_offsize <<
1730 FIMD_VIDWADD2_OFFSIZE_SHIFT);
1731 case FIMD_VIDINTCON0 ... FIMD_VIDINTCON1:
1732 return s->vidintcon[(offset - FIMD_VIDINTCON0) >> 2];
1733 case FIMD_WKEYCON_START ... FIMD_WKEYCON_END:
1734 w = ((offset - FIMD_WKEYCON_START) >> 3) + 1;
1735 i = ((offset - FIMD_WKEYCON_START) >> 2) & 1;
1736 return s->window[w].keycon[i];
1737 case FIMD_WKEYALPHA_START ... FIMD_WKEYALPHA_END:
1738 w = ((offset - FIMD_WKEYALPHA_START) >> 2) + 1;
1739 return s->window[w].keyalpha;
1740 case FIMD_DITHMODE:
1741 return s->dithmode;
1742 case FIMD_WINMAP_START ... FIMD_WINMAP_END:
1743 return s->window[(offset - FIMD_WINMAP_START) >> 2].winmap;
1744 case FIMD_WPALCON_HIGH ... FIMD_WPALCON_LOW:
1745 return s->wpalcon[(offset - FIMD_WPALCON_HIGH) >> 2];
1746 case FIMD_TRIGCON:
1747 return s->trigcon;
1748 case FIMD_I80IFCON_START ... FIMD_I80IFCON_END:
1749 return s->i80ifcon[(offset - FIMD_I80IFCON_START) >> 2];
1750 case FIMD_COLORGAINCON:
1751 return s->colorgaincon;
1752 case FIMD_LDI_CMDCON0 ... FIMD_LDI_CMDCON1:
1753 return s->ldi_cmdcon[(offset - FIMD_LDI_CMDCON0) >> 2];
1754 case FIMD_SIFCCON0 ... FIMD_SIFCCON2:
1755 i = (offset - FIMD_SIFCCON0) >> 2;
1756 return s->sifccon[i];
1757 case FIMD_HUECOEFCR_START ... FIMD_HUECOEFCR_END:
1758 i = (offset - FIMD_HUECOEFCR_START) >> 2;
1759 return s->huecoef_cr[i];
1760 case FIMD_HUECOEFCB_START ... FIMD_HUECOEFCB_END:
1761 i = (offset - FIMD_HUECOEFCB_START) >> 2;
1762 return s->huecoef_cb[i];
1763 case FIMD_HUEOFFSET:
1764 return s->hueoffset;
1765 case FIMD_VIDWALPHA_START ... FIMD_VIDWALPHA_END:
1766 w = ((offset - FIMD_VIDWALPHA_START) >> 3);
1767 i = ((offset - FIMD_VIDWALPHA_START) >> 2) & 1;
1768 return s->window[w].alpha_val[i] &
1769 (w == 0 ? 0xFFFFFF : FIMD_VIDALPHA_ALPHA_LOWER);
1770 case FIMD_BLENDEQ_START ... FIMD_BLENDEQ_END:
1771 return s->window[(offset - FIMD_BLENDEQ_START) >> 2].blendeq;
1772 case FIMD_BLENDCON:
1773 return s->blendcon;
1774 case FIMD_WRTQOSCON_START ... FIMD_WRTQOSCON_END:
1775 return s->window[(offset - FIMD_WRTQOSCON_START) >> 2].rtqoscon;
1776 case FIMD_I80IFCMD_START ... FIMD_I80IFCMD_END:
1777 return s->i80ifcmd[(offset - FIMD_I80IFCMD_START) >> 2];
1778 case FIMD_VIDW0ADD0_B2 ... FIMD_VIDW4ADD0_B2:
1779 if (offset & 0x0004) {
1780 break;
1782 return s->window[(offset - FIMD_VIDW0ADD0_B2) >> 3].buf_start[2];
1783 case FIMD_SHD_ADD0_START ... FIMD_SHD_ADD0_END:
1784 if (offset & 0x0004) {
1785 break;
1787 return s->window[(offset - FIMD_SHD_ADD0_START) >> 3].shadow_buf_start;
1788 case FIMD_SHD_ADD1_START ... FIMD_SHD_ADD1_END:
1789 if (offset & 0x0004) {
1790 break;
1792 return s->window[(offset - FIMD_SHD_ADD1_START) >> 3].shadow_buf_end;
1793 case FIMD_SHD_ADD2_START ... FIMD_SHD_ADD2_END:
1794 return s->window[(offset - FIMD_SHD_ADD2_START) >> 2].shadow_buf_size;
1795 case FIMD_PAL_MEM_START ... FIMD_PAL_MEM_END:
1796 w = (offset - FIMD_PAL_MEM_START) >> 10;
1797 i = ((offset - FIMD_PAL_MEM_START) >> 2) & 0xFF;
1798 return s->window[w].palette[i];
1799 case FIMD_PALMEM_AL_START ... FIMD_PALMEM_AL_END:
1800 /* Palette aliases for win 0,1 */
1801 w = (offset - FIMD_PALMEM_AL_START) >> 10;
1802 i = ((offset - FIMD_PALMEM_AL_START) >> 2) & 0xFF;
1803 return s->window[w].palette[i];
1806 DPRINT_ERROR("bad read offset 0x%08x\n", offset);
1807 return 0xBAADBAAD;
1810 static const MemoryRegionOps exynos4210_fimd_mmio_ops = {
1811 .read = exynos4210_fimd_read,
1812 .write = exynos4210_fimd_write,
1813 .valid = {
1814 .min_access_size = 4,
1815 .max_access_size = 4,
1816 .unaligned = false
1818 .endianness = DEVICE_NATIVE_ENDIAN,
1821 static int exynos4210_fimd_load(void *opaque, int version_id)
1823 Exynos4210fimdState *s = (Exynos4210fimdState *)opaque;
1824 int w;
1826 if (version_id != 1) {
1827 return -EINVAL;
1830 for (w = 0; w < NUM_OF_WINDOWS; w++) {
1831 exynos4210_fimd_update_win_bppmode(s, w);
1832 fimd_update_get_alpha(s, w);
1833 fimd_update_memory_section(s, w);
1836 /* Redraw the whole screen */
1837 exynos4210_update_resolution(s);
1838 exynos4210_fimd_invalidate(s);
1839 exynos4210_fimd_enable(s, (s->vidcon[0] & FIMD_VIDCON0_ENVID_MASK) ==
1840 FIMD_VIDCON0_ENVID_MASK);
1841 return 0;
1844 static const VMStateDescription exynos4210_fimd_window_vmstate = {
1845 .name = "exynos4210.fimd_window",
1846 .version_id = 1,
1847 .minimum_version_id = 1,
1848 .fields = (VMStateField[]) {
1849 VMSTATE_UINT32(wincon, Exynos4210fimdWindow),
1850 VMSTATE_UINT32_ARRAY(buf_start, Exynos4210fimdWindow, 3),
1851 VMSTATE_UINT32_ARRAY(buf_end, Exynos4210fimdWindow, 3),
1852 VMSTATE_UINT32_ARRAY(keycon, Exynos4210fimdWindow, 2),
1853 VMSTATE_UINT32(keyalpha, Exynos4210fimdWindow),
1854 VMSTATE_UINT32(winmap, Exynos4210fimdWindow),
1855 VMSTATE_UINT32(blendeq, Exynos4210fimdWindow),
1856 VMSTATE_UINT32(rtqoscon, Exynos4210fimdWindow),
1857 VMSTATE_UINT32_ARRAY(palette, Exynos4210fimdWindow, 256),
1858 VMSTATE_UINT32(shadow_buf_start, Exynos4210fimdWindow),
1859 VMSTATE_UINT32(shadow_buf_end, Exynos4210fimdWindow),
1860 VMSTATE_UINT32(shadow_buf_size, Exynos4210fimdWindow),
1861 VMSTATE_UINT16(lefttop_x, Exynos4210fimdWindow),
1862 VMSTATE_UINT16(lefttop_y, Exynos4210fimdWindow),
1863 VMSTATE_UINT16(rightbot_x, Exynos4210fimdWindow),
1864 VMSTATE_UINT16(rightbot_y, Exynos4210fimdWindow),
1865 VMSTATE_UINT32(osdsize, Exynos4210fimdWindow),
1866 VMSTATE_UINT32_ARRAY(alpha_val, Exynos4210fimdWindow, 2),
1867 VMSTATE_UINT16(virtpage_width, Exynos4210fimdWindow),
1868 VMSTATE_UINT16(virtpage_offsize, Exynos4210fimdWindow),
1869 VMSTATE_END_OF_LIST()
1873 static const VMStateDescription exynos4210_fimd_vmstate = {
1874 .name = "exynos4210.fimd",
1875 .version_id = 1,
1876 .minimum_version_id = 1,
1877 .post_load = exynos4210_fimd_load,
1878 .fields = (VMStateField[]) {
1879 VMSTATE_UINT32_ARRAY(vidcon, Exynos4210fimdState, 4),
1880 VMSTATE_UINT32_ARRAY(vidtcon, Exynos4210fimdState, 4),
1881 VMSTATE_UINT32(shadowcon, Exynos4210fimdState),
1882 VMSTATE_UINT32(winchmap, Exynos4210fimdState),
1883 VMSTATE_UINT32_ARRAY(vidintcon, Exynos4210fimdState, 2),
1884 VMSTATE_UINT32(dithmode, Exynos4210fimdState),
1885 VMSTATE_UINT32_ARRAY(wpalcon, Exynos4210fimdState, 2),
1886 VMSTATE_UINT32(trigcon, Exynos4210fimdState),
1887 VMSTATE_UINT32_ARRAY(i80ifcon, Exynos4210fimdState, 4),
1888 VMSTATE_UINT32(colorgaincon, Exynos4210fimdState),
1889 VMSTATE_UINT32_ARRAY(ldi_cmdcon, Exynos4210fimdState, 2),
1890 VMSTATE_UINT32_ARRAY(sifccon, Exynos4210fimdState, 3),
1891 VMSTATE_UINT32_ARRAY(huecoef_cr, Exynos4210fimdState, 4),
1892 VMSTATE_UINT32_ARRAY(huecoef_cb, Exynos4210fimdState, 4),
1893 VMSTATE_UINT32(hueoffset, Exynos4210fimdState),
1894 VMSTATE_UINT32_ARRAY(i80ifcmd, Exynos4210fimdState, 12),
1895 VMSTATE_UINT32(blendcon, Exynos4210fimdState),
1896 VMSTATE_STRUCT_ARRAY(window, Exynos4210fimdState, 5, 1,
1897 exynos4210_fimd_window_vmstate, Exynos4210fimdWindow),
1898 VMSTATE_END_OF_LIST()
1902 static const GraphicHwOps exynos4210_fimd_ops = {
1903 .invalidate = exynos4210_fimd_invalidate,
1904 .gfx_update = exynos4210_fimd_update,
1907 static int exynos4210_fimd_init(SysBusDevice *dev)
1909 Exynos4210fimdState *s = EXYNOS4210_FIMD(dev);
1911 s->ifb = NULL;
1913 sysbus_init_irq(dev, &s->irq[0]);
1914 sysbus_init_irq(dev, &s->irq[1]);
1915 sysbus_init_irq(dev, &s->irq[2]);
1917 memory_region_init_io(&s->iomem, OBJECT(s), &exynos4210_fimd_mmio_ops, s,
1918 "exynos4210.fimd", FIMD_REGS_SIZE);
1919 sysbus_init_mmio(dev, &s->iomem);
1920 s->console = graphic_console_init(DEVICE(dev), 0, &exynos4210_fimd_ops, s);
1922 return 0;
1925 static void exynos4210_fimd_class_init(ObjectClass *klass, void *data)
1927 DeviceClass *dc = DEVICE_CLASS(klass);
1928 SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
1930 dc->vmsd = &exynos4210_fimd_vmstate;
1931 dc->reset = exynos4210_fimd_reset;
1932 k->init = exynos4210_fimd_init;
1935 static const TypeInfo exynos4210_fimd_info = {
1936 .name = TYPE_EXYNOS4210_FIMD,
1937 .parent = TYPE_SYS_BUS_DEVICE,
1938 .instance_size = sizeof(Exynos4210fimdState),
1939 .class_init = exynos4210_fimd_class_init,
1942 static void exynos4210_fimd_register_types(void)
1944 type_register_static(&exynos4210_fimd_info);
1947 type_init(exynos4210_fimd_register_types)