2 * QEMU emulation of an Intel IOMMU (VT-d)
3 * (DMA Remapping device)
5 * Copyright (C) 2013 Knut Omang, Oracle <knut.omang@oracle.com>
6 * Copyright (C) 2014 Le Tan, <tamlokveer@gmail.com>
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
18 * You should have received a copy of the GNU General Public License along
19 * with this program; if not, see <http://www.gnu.org/licenses/>.
22 #include "hw/sysbus.h"
23 #include "exec/address-spaces.h"
24 #include "intel_iommu_internal.h"
26 /*#define DEBUG_INTEL_IOMMU*/
27 #ifdef DEBUG_INTEL_IOMMU
29 DEBUG_GENERAL
, DEBUG_CSR
, DEBUG_INV
, DEBUG_MMU
, DEBUG_FLOG
,
32 #define VTD_DBGBIT(x) (1 << DEBUG_##x)
33 static int vtd_dbgflags
= VTD_DBGBIT(GENERAL
) | VTD_DBGBIT(CSR
);
35 #define VTD_DPRINTF(what, fmt, ...) do { \
36 if (vtd_dbgflags & VTD_DBGBIT(what)) { \
37 fprintf(stderr, "(vtd)%s: " fmt "\n", __func__, \
41 #define VTD_DPRINTF(what, fmt, ...) do {} while (0)
44 static void vtd_define_quad(IntelIOMMUState
*s
, hwaddr addr
, uint64_t val
,
45 uint64_t wmask
, uint64_t w1cmask
)
47 stq_le_p(&s
->csr
[addr
], val
);
48 stq_le_p(&s
->wmask
[addr
], wmask
);
49 stq_le_p(&s
->w1cmask
[addr
], w1cmask
);
52 static void vtd_define_quad_wo(IntelIOMMUState
*s
, hwaddr addr
, uint64_t mask
)
54 stq_le_p(&s
->womask
[addr
], mask
);
57 static void vtd_define_long(IntelIOMMUState
*s
, hwaddr addr
, uint32_t val
,
58 uint32_t wmask
, uint32_t w1cmask
)
60 stl_le_p(&s
->csr
[addr
], val
);
61 stl_le_p(&s
->wmask
[addr
], wmask
);
62 stl_le_p(&s
->w1cmask
[addr
], w1cmask
);
65 static void vtd_define_long_wo(IntelIOMMUState
*s
, hwaddr addr
, uint32_t mask
)
67 stl_le_p(&s
->womask
[addr
], mask
);
70 /* "External" get/set operations */
71 static void vtd_set_quad(IntelIOMMUState
*s
, hwaddr addr
, uint64_t val
)
73 uint64_t oldval
= ldq_le_p(&s
->csr
[addr
]);
74 uint64_t wmask
= ldq_le_p(&s
->wmask
[addr
]);
75 uint64_t w1cmask
= ldq_le_p(&s
->w1cmask
[addr
]);
76 stq_le_p(&s
->csr
[addr
],
77 ((oldval
& ~wmask
) | (val
& wmask
)) & ~(w1cmask
& val
));
80 static void vtd_set_long(IntelIOMMUState
*s
, hwaddr addr
, uint32_t val
)
82 uint32_t oldval
= ldl_le_p(&s
->csr
[addr
]);
83 uint32_t wmask
= ldl_le_p(&s
->wmask
[addr
]);
84 uint32_t w1cmask
= ldl_le_p(&s
->w1cmask
[addr
]);
85 stl_le_p(&s
->csr
[addr
],
86 ((oldval
& ~wmask
) | (val
& wmask
)) & ~(w1cmask
& val
));
89 static uint64_t vtd_get_quad(IntelIOMMUState
*s
, hwaddr addr
)
91 uint64_t val
= ldq_le_p(&s
->csr
[addr
]);
92 uint64_t womask
= ldq_le_p(&s
->womask
[addr
]);
96 static uint32_t vtd_get_long(IntelIOMMUState
*s
, hwaddr addr
)
98 uint32_t val
= ldl_le_p(&s
->csr
[addr
]);
99 uint32_t womask
= ldl_le_p(&s
->womask
[addr
]);
100 return val
& ~womask
;
103 /* "Internal" get/set operations */
104 static uint64_t vtd_get_quad_raw(IntelIOMMUState
*s
, hwaddr addr
)
106 return ldq_le_p(&s
->csr
[addr
]);
109 static uint32_t vtd_get_long_raw(IntelIOMMUState
*s
, hwaddr addr
)
111 return ldl_le_p(&s
->csr
[addr
]);
114 static void vtd_set_quad_raw(IntelIOMMUState
*s
, hwaddr addr
, uint64_t val
)
116 stq_le_p(&s
->csr
[addr
], val
);
119 static uint32_t vtd_set_clear_mask_long(IntelIOMMUState
*s
, hwaddr addr
,
120 uint32_t clear
, uint32_t mask
)
122 uint32_t new_val
= (ldl_le_p(&s
->csr
[addr
]) & ~clear
) | mask
;
123 stl_le_p(&s
->csr
[addr
], new_val
);
127 static uint64_t vtd_set_clear_mask_quad(IntelIOMMUState
*s
, hwaddr addr
,
128 uint64_t clear
, uint64_t mask
)
130 uint64_t new_val
= (ldq_le_p(&s
->csr
[addr
]) & ~clear
) | mask
;
131 stq_le_p(&s
->csr
[addr
], new_val
);
135 /* GHashTable functions */
136 static gboolean
vtd_uint64_equal(gconstpointer v1
, gconstpointer v2
)
138 return *((const uint64_t *)v1
) == *((const uint64_t *)v2
);
141 static guint
vtd_uint64_hash(gconstpointer v
)
143 return (guint
)*(const uint64_t *)v
;
146 static gboolean
vtd_hash_remove_by_domain(gpointer key
, gpointer value
,
149 VTDIOTLBEntry
*entry
= (VTDIOTLBEntry
*)value
;
150 uint16_t domain_id
= *(uint16_t *)user_data
;
151 return entry
->domain_id
== domain_id
;
154 static gboolean
vtd_hash_remove_by_page(gpointer key
, gpointer value
,
157 VTDIOTLBEntry
*entry
= (VTDIOTLBEntry
*)value
;
158 VTDIOTLBPageInvInfo
*info
= (VTDIOTLBPageInvInfo
*)user_data
;
159 uint64_t gfn
= info
->gfn
& info
->mask
;
160 return (entry
->domain_id
== info
->domain_id
) &&
161 ((entry
->gfn
& info
->mask
) == gfn
);
164 /* Reset all the gen of VTDAddressSpace to zero and set the gen of
165 * IntelIOMMUState to 1.
167 static void vtd_reset_context_cache(IntelIOMMUState
*s
)
169 VTDAddressSpace
**pvtd_as
;
170 VTDAddressSpace
*vtd_as
;
174 VTD_DPRINTF(CACHE
, "global context_cache_gen=1");
175 for (bus_it
= 0; bus_it
< VTD_PCI_BUS_MAX
; ++bus_it
) {
176 pvtd_as
= s
->address_spaces
[bus_it
];
180 for (devfn_it
= 0; devfn_it
< VTD_PCI_DEVFN_MAX
; ++devfn_it
) {
181 vtd_as
= pvtd_as
[devfn_it
];
185 vtd_as
->context_cache_entry
.context_cache_gen
= 0;
188 s
->context_cache_gen
= 1;
191 static void vtd_reset_iotlb(IntelIOMMUState
*s
)
194 g_hash_table_remove_all(s
->iotlb
);
197 static VTDIOTLBEntry
*vtd_lookup_iotlb(IntelIOMMUState
*s
, uint16_t source_id
,
202 key
= (addr
>> VTD_PAGE_SHIFT_4K
) |
203 ((uint64_t)(source_id
) << VTD_IOTLB_SID_SHIFT
);
204 return g_hash_table_lookup(s
->iotlb
, &key
);
208 static void vtd_update_iotlb(IntelIOMMUState
*s
, uint16_t source_id
,
209 uint16_t domain_id
, hwaddr addr
, uint64_t slpte
,
210 bool read_flags
, bool write_flags
)
212 VTDIOTLBEntry
*entry
= g_malloc(sizeof(*entry
));
213 uint64_t *key
= g_malloc(sizeof(*key
));
214 uint64_t gfn
= addr
>> VTD_PAGE_SHIFT_4K
;
216 VTD_DPRINTF(CACHE
, "update iotlb sid 0x%"PRIx16
" gpa 0x%"PRIx64
217 " slpte 0x%"PRIx64
" did 0x%"PRIx16
, source_id
, addr
, slpte
,
219 if (g_hash_table_size(s
->iotlb
) >= VTD_IOTLB_MAX_SIZE
) {
220 VTD_DPRINTF(CACHE
, "iotlb exceeds size limit, forced to reset");
225 entry
->domain_id
= domain_id
;
226 entry
->slpte
= slpte
;
227 entry
->read_flags
= read_flags
;
228 entry
->write_flags
= write_flags
;
229 *key
= gfn
| ((uint64_t)(source_id
) << VTD_IOTLB_SID_SHIFT
);
230 g_hash_table_replace(s
->iotlb
, key
, entry
);
233 /* Given the reg addr of both the message data and address, generate an
236 static void vtd_generate_interrupt(IntelIOMMUState
*s
, hwaddr mesg_addr_reg
,
237 hwaddr mesg_data_reg
)
242 assert(mesg_data_reg
< DMAR_REG_SIZE
);
243 assert(mesg_addr_reg
< DMAR_REG_SIZE
);
245 addr
= vtd_get_long_raw(s
, mesg_addr_reg
);
246 data
= vtd_get_long_raw(s
, mesg_data_reg
);
248 VTD_DPRINTF(FLOG
, "msi: addr 0x%"PRIx64
" data 0x%"PRIx32
, addr
, data
);
249 address_space_stl_le(&address_space_memory
, addr
, data
,
250 MEMTXATTRS_UNSPECIFIED
, NULL
);
253 /* Generate a fault event to software via MSI if conditions are met.
254 * Notice that the value of FSTS_REG being passed to it should be the one
257 static void vtd_generate_fault_event(IntelIOMMUState
*s
, uint32_t pre_fsts
)
259 if (pre_fsts
& VTD_FSTS_PPF
|| pre_fsts
& VTD_FSTS_PFO
||
260 pre_fsts
& VTD_FSTS_IQE
) {
261 VTD_DPRINTF(FLOG
, "there are previous interrupt conditions "
262 "to be serviced by software, fault event is not generated "
263 "(FSTS_REG 0x%"PRIx32
")", pre_fsts
);
266 vtd_set_clear_mask_long(s
, DMAR_FECTL_REG
, 0, VTD_FECTL_IP
);
267 if (vtd_get_long_raw(s
, DMAR_FECTL_REG
) & VTD_FECTL_IM
) {
268 VTD_DPRINTF(FLOG
, "Interrupt Mask set, fault event is not generated");
270 vtd_generate_interrupt(s
, DMAR_FEADDR_REG
, DMAR_FEDATA_REG
);
271 vtd_set_clear_mask_long(s
, DMAR_FECTL_REG
, VTD_FECTL_IP
, 0);
275 /* Check if the Fault (F) field of the Fault Recording Register referenced by
278 static bool vtd_is_frcd_set(IntelIOMMUState
*s
, uint16_t index
)
280 /* Each reg is 128-bit */
281 hwaddr addr
= DMAR_FRCD_REG_OFFSET
+ (((uint64_t)index
) << 4);
282 addr
+= 8; /* Access the high 64-bit half */
284 assert(index
< DMAR_FRCD_REG_NR
);
286 return vtd_get_quad_raw(s
, addr
) & VTD_FRCD_F
;
289 /* Update the PPF field of Fault Status Register.
290 * Should be called whenever change the F field of any fault recording
293 static void vtd_update_fsts_ppf(IntelIOMMUState
*s
)
296 uint32_t ppf_mask
= 0;
298 for (i
= 0; i
< DMAR_FRCD_REG_NR
; i
++) {
299 if (vtd_is_frcd_set(s
, i
)) {
300 ppf_mask
= VTD_FSTS_PPF
;
304 vtd_set_clear_mask_long(s
, DMAR_FSTS_REG
, VTD_FSTS_PPF
, ppf_mask
);
305 VTD_DPRINTF(FLOG
, "set PPF of FSTS_REG to %d", ppf_mask
? 1 : 0);
308 static void vtd_set_frcd_and_update_ppf(IntelIOMMUState
*s
, uint16_t index
)
310 /* Each reg is 128-bit */
311 hwaddr addr
= DMAR_FRCD_REG_OFFSET
+ (((uint64_t)index
) << 4);
312 addr
+= 8; /* Access the high 64-bit half */
314 assert(index
< DMAR_FRCD_REG_NR
);
316 vtd_set_clear_mask_quad(s
, addr
, 0, VTD_FRCD_F
);
317 vtd_update_fsts_ppf(s
);
320 /* Must not update F field now, should be done later */
321 static void vtd_record_frcd(IntelIOMMUState
*s
, uint16_t index
,
322 uint16_t source_id
, hwaddr addr
,
323 VTDFaultReason fault
, bool is_write
)
326 hwaddr frcd_reg_addr
= DMAR_FRCD_REG_OFFSET
+ (((uint64_t)index
) << 4);
328 assert(index
< DMAR_FRCD_REG_NR
);
330 lo
= VTD_FRCD_FI(addr
);
331 hi
= VTD_FRCD_SID(source_id
) | VTD_FRCD_FR(fault
);
335 vtd_set_quad_raw(s
, frcd_reg_addr
, lo
);
336 vtd_set_quad_raw(s
, frcd_reg_addr
+ 8, hi
);
337 VTD_DPRINTF(FLOG
, "record to FRCD_REG #%"PRIu16
": hi 0x%"PRIx64
338 ", lo 0x%"PRIx64
, index
, hi
, lo
);
341 /* Try to collapse multiple pending faults from the same requester */
342 static bool vtd_try_collapse_fault(IntelIOMMUState
*s
, uint16_t source_id
)
346 hwaddr addr
= DMAR_FRCD_REG_OFFSET
+ 8; /* The high 64-bit half */
348 for (i
= 0; i
< DMAR_FRCD_REG_NR
; i
++) {
349 frcd_reg
= vtd_get_quad_raw(s
, addr
);
350 VTD_DPRINTF(FLOG
, "frcd_reg #%d 0x%"PRIx64
, i
, frcd_reg
);
351 if ((frcd_reg
& VTD_FRCD_F
) &&
352 ((frcd_reg
& VTD_FRCD_SID_MASK
) == source_id
)) {
355 addr
+= 16; /* 128-bit for each */
360 /* Log and report an DMAR (address translation) fault to software */
361 static void vtd_report_dmar_fault(IntelIOMMUState
*s
, uint16_t source_id
,
362 hwaddr addr
, VTDFaultReason fault
,
365 uint32_t fsts_reg
= vtd_get_long_raw(s
, DMAR_FSTS_REG
);
367 assert(fault
< VTD_FR_MAX
);
369 if (fault
== VTD_FR_RESERVED_ERR
) {
370 /* This is not a normal fault reason case. Drop it. */
373 VTD_DPRINTF(FLOG
, "sid 0x%"PRIx16
", fault %d, addr 0x%"PRIx64
374 ", is_write %d", source_id
, fault
, addr
, is_write
);
375 if (fsts_reg
& VTD_FSTS_PFO
) {
376 VTD_DPRINTF(FLOG
, "new fault is not recorded due to "
377 "Primary Fault Overflow");
380 if (vtd_try_collapse_fault(s
, source_id
)) {
381 VTD_DPRINTF(FLOG
, "new fault is not recorded due to "
382 "compression of faults");
385 if (vtd_is_frcd_set(s
, s
->next_frcd_reg
)) {
386 VTD_DPRINTF(FLOG
, "Primary Fault Overflow and "
387 "new fault is not recorded, set PFO field");
388 vtd_set_clear_mask_long(s
, DMAR_FSTS_REG
, 0, VTD_FSTS_PFO
);
392 vtd_record_frcd(s
, s
->next_frcd_reg
, source_id
, addr
, fault
, is_write
);
394 if (fsts_reg
& VTD_FSTS_PPF
) {
395 VTD_DPRINTF(FLOG
, "there are pending faults already, "
396 "fault event is not generated");
397 vtd_set_frcd_and_update_ppf(s
, s
->next_frcd_reg
);
399 if (s
->next_frcd_reg
== DMAR_FRCD_REG_NR
) {
400 s
->next_frcd_reg
= 0;
403 vtd_set_clear_mask_long(s
, DMAR_FSTS_REG
, VTD_FSTS_FRI_MASK
,
404 VTD_FSTS_FRI(s
->next_frcd_reg
));
405 vtd_set_frcd_and_update_ppf(s
, s
->next_frcd_reg
); /* Will set PPF */
407 if (s
->next_frcd_reg
== DMAR_FRCD_REG_NR
) {
408 s
->next_frcd_reg
= 0;
410 /* This case actually cause the PPF to be Set.
411 * So generate fault event (interrupt).
413 vtd_generate_fault_event(s
, fsts_reg
);
417 /* Handle Invalidation Queue Errors of queued invalidation interface error
420 static void vtd_handle_inv_queue_error(IntelIOMMUState
*s
)
422 uint32_t fsts_reg
= vtd_get_long_raw(s
, DMAR_FSTS_REG
);
424 vtd_set_clear_mask_long(s
, DMAR_FSTS_REG
, 0, VTD_FSTS_IQE
);
425 vtd_generate_fault_event(s
, fsts_reg
);
428 /* Set the IWC field and try to generate an invalidation completion interrupt */
429 static void vtd_generate_completion_event(IntelIOMMUState
*s
)
431 VTD_DPRINTF(INV
, "completes an invalidation wait command with "
433 if (vtd_get_long_raw(s
, DMAR_ICS_REG
) & VTD_ICS_IWC
) {
434 VTD_DPRINTF(INV
, "there is a previous interrupt condition to be "
435 "serviced by software, "
436 "new invalidation event is not generated");
439 vtd_set_clear_mask_long(s
, DMAR_ICS_REG
, 0, VTD_ICS_IWC
);
440 vtd_set_clear_mask_long(s
, DMAR_IECTL_REG
, 0, VTD_IECTL_IP
);
441 if (vtd_get_long_raw(s
, DMAR_IECTL_REG
) & VTD_IECTL_IM
) {
442 VTD_DPRINTF(INV
, "IM filed in IECTL_REG is set, new invalidation "
443 "event is not generated");
446 /* Generate the interrupt event */
447 vtd_generate_interrupt(s
, DMAR_IEADDR_REG
, DMAR_IEDATA_REG
);
448 vtd_set_clear_mask_long(s
, DMAR_IECTL_REG
, VTD_IECTL_IP
, 0);
452 static inline bool vtd_root_entry_present(VTDRootEntry
*root
)
454 return root
->val
& VTD_ROOT_ENTRY_P
;
457 static int vtd_get_root_entry(IntelIOMMUState
*s
, uint8_t index
,
462 addr
= s
->root
+ index
* sizeof(*re
);
463 if (dma_memory_read(&address_space_memory
, addr
, re
, sizeof(*re
))) {
464 VTD_DPRINTF(GENERAL
, "error: fail to access root-entry at 0x%"PRIx64
465 " + %"PRIu8
, s
->root
, index
);
467 return -VTD_FR_ROOT_TABLE_INV
;
469 re
->val
= le64_to_cpu(re
->val
);
473 static inline bool vtd_context_entry_present(VTDContextEntry
*context
)
475 return context
->lo
& VTD_CONTEXT_ENTRY_P
;
478 static int vtd_get_context_entry_from_root(VTDRootEntry
*root
, uint8_t index
,
483 if (!vtd_root_entry_present(root
)) {
484 VTD_DPRINTF(GENERAL
, "error: root-entry is not present");
485 return -VTD_FR_ROOT_ENTRY_P
;
487 addr
= (root
->val
& VTD_ROOT_ENTRY_CTP
) + index
* sizeof(*ce
);
488 if (dma_memory_read(&address_space_memory
, addr
, ce
, sizeof(*ce
))) {
489 VTD_DPRINTF(GENERAL
, "error: fail to access context-entry at 0x%"PRIx64
491 (uint64_t)(root
->val
& VTD_ROOT_ENTRY_CTP
), index
);
492 return -VTD_FR_CONTEXT_TABLE_INV
;
494 ce
->lo
= le64_to_cpu(ce
->lo
);
495 ce
->hi
= le64_to_cpu(ce
->hi
);
499 static inline dma_addr_t
vtd_get_slpt_base_from_context(VTDContextEntry
*ce
)
501 return ce
->lo
& VTD_CONTEXT_ENTRY_SLPTPTR
;
504 /* The shift of an addr for a certain level of paging structure */
505 static inline uint32_t vtd_slpt_level_shift(uint32_t level
)
507 return VTD_PAGE_SHIFT_4K
+ (level
- 1) * VTD_SL_LEVEL_BITS
;
510 static inline uint64_t vtd_get_slpte_addr(uint64_t slpte
)
512 return slpte
& VTD_SL_PT_BASE_ADDR_MASK
;
515 /* Whether the pte indicates the address of the page frame */
516 static inline bool vtd_is_last_slpte(uint64_t slpte
, uint32_t level
)
518 return level
== VTD_SL_PT_LEVEL
|| (slpte
& VTD_SL_PT_PAGE_SIZE_MASK
);
521 /* Get the content of a spte located in @base_addr[@index] */
522 static uint64_t vtd_get_slpte(dma_addr_t base_addr
, uint32_t index
)
526 assert(index
< VTD_SL_PT_ENTRY_NR
);
528 if (dma_memory_read(&address_space_memory
,
529 base_addr
+ index
* sizeof(slpte
), &slpte
,
531 slpte
= (uint64_t)-1;
534 slpte
= le64_to_cpu(slpte
);
538 /* Given a gpa and the level of paging structure, return the offset of current
541 static inline uint32_t vtd_gpa_level_offset(uint64_t gpa
, uint32_t level
)
543 return (gpa
>> vtd_slpt_level_shift(level
)) &
544 ((1ULL << VTD_SL_LEVEL_BITS
) - 1);
547 /* Check Capability Register to see if the @level of page-table is supported */
548 static inline bool vtd_is_level_supported(IntelIOMMUState
*s
, uint32_t level
)
550 return VTD_CAP_SAGAW_MASK
& s
->cap
&
551 (1ULL << (level
- 2 + VTD_CAP_SAGAW_SHIFT
));
554 /* Get the page-table level that hardware should use for the second-level
555 * page-table walk from the Address Width field of context-entry.
557 static inline uint32_t vtd_get_level_from_context_entry(VTDContextEntry
*ce
)
559 return 2 + (ce
->hi
& VTD_CONTEXT_ENTRY_AW
);
562 static inline uint32_t vtd_get_agaw_from_context_entry(VTDContextEntry
*ce
)
564 return 30 + (ce
->hi
& VTD_CONTEXT_ENTRY_AW
) * 9;
567 static const uint64_t vtd_paging_entry_rsvd_field
[] = {
569 /* For not large page */
570 [1] = 0x800ULL
| ~(VTD_HAW_MASK
| VTD_SL_IGN_COM
),
571 [2] = 0x800ULL
| ~(VTD_HAW_MASK
| VTD_SL_IGN_COM
),
572 [3] = 0x800ULL
| ~(VTD_HAW_MASK
| VTD_SL_IGN_COM
),
573 [4] = 0x880ULL
| ~(VTD_HAW_MASK
| VTD_SL_IGN_COM
),
575 [5] = 0x800ULL
| ~(VTD_HAW_MASK
| VTD_SL_IGN_COM
),
576 [6] = 0x1ff800ULL
| ~(VTD_HAW_MASK
| VTD_SL_IGN_COM
),
577 [7] = 0x3ffff800ULL
| ~(VTD_HAW_MASK
| VTD_SL_IGN_COM
),
578 [8] = 0x880ULL
| ~(VTD_HAW_MASK
| VTD_SL_IGN_COM
),
581 static bool vtd_slpte_nonzero_rsvd(uint64_t slpte
, uint32_t level
)
583 if (slpte
& VTD_SL_PT_PAGE_SIZE_MASK
) {
584 /* Maybe large page */
585 return slpte
& vtd_paging_entry_rsvd_field
[level
+ 4];
587 return slpte
& vtd_paging_entry_rsvd_field
[level
];
591 /* Given the @gpa, get relevant @slptep. @slpte_level will be the last level
592 * of the translation, can be used for deciding the size of large page.
594 static int vtd_gpa_to_slpte(VTDContextEntry
*ce
, uint64_t gpa
, bool is_write
,
595 uint64_t *slptep
, uint32_t *slpte_level
,
596 bool *reads
, bool *writes
)
598 dma_addr_t addr
= vtd_get_slpt_base_from_context(ce
);
599 uint32_t level
= vtd_get_level_from_context_entry(ce
);
602 uint32_t ce_agaw
= vtd_get_agaw_from_context_entry(ce
);
603 uint64_t access_right_check
;
605 /* Check if @gpa is above 2^X-1, where X is the minimum of MGAW in CAP_REG
606 * and AW in context-entry.
608 if (gpa
& ~((1ULL << MIN(ce_agaw
, VTD_MGAW
)) - 1)) {
609 VTD_DPRINTF(GENERAL
, "error: gpa 0x%"PRIx64
" exceeds limits", gpa
);
610 return -VTD_FR_ADDR_BEYOND_MGAW
;
613 /* FIXME: what is the Atomics request here? */
614 access_right_check
= is_write
? VTD_SL_W
: VTD_SL_R
;
617 offset
= vtd_gpa_level_offset(gpa
, level
);
618 slpte
= vtd_get_slpte(addr
, offset
);
620 if (slpte
== (uint64_t)-1) {
621 VTD_DPRINTF(GENERAL
, "error: fail to access second-level paging "
622 "entry at level %"PRIu32
" for gpa 0x%"PRIx64
,
624 if (level
== vtd_get_level_from_context_entry(ce
)) {
625 /* Invalid programming of context-entry */
626 return -VTD_FR_CONTEXT_ENTRY_INV
;
628 return -VTD_FR_PAGING_ENTRY_INV
;
631 *reads
= (*reads
) && (slpte
& VTD_SL_R
);
632 *writes
= (*writes
) && (slpte
& VTD_SL_W
);
633 if (!(slpte
& access_right_check
)) {
634 VTD_DPRINTF(GENERAL
, "error: lack of %s permission for "
635 "gpa 0x%"PRIx64
" slpte 0x%"PRIx64
,
636 (is_write
? "write" : "read"), gpa
, slpte
);
637 return is_write
? -VTD_FR_WRITE
: -VTD_FR_READ
;
639 if (vtd_slpte_nonzero_rsvd(slpte
, level
)) {
640 VTD_DPRINTF(GENERAL
, "error: non-zero reserved field in second "
641 "level paging entry level %"PRIu32
" slpte 0x%"PRIx64
,
643 return -VTD_FR_PAGING_ENTRY_RSVD
;
646 if (vtd_is_last_slpte(slpte
, level
)) {
648 *slpte_level
= level
;
651 addr
= vtd_get_slpte_addr(slpte
);
656 /* Map a device to its corresponding domain (context-entry) */
657 static int vtd_dev_to_context_entry(IntelIOMMUState
*s
, uint8_t bus_num
,
658 uint8_t devfn
, VTDContextEntry
*ce
)
663 ret_fr
= vtd_get_root_entry(s
, bus_num
, &re
);
668 if (!vtd_root_entry_present(&re
)) {
669 VTD_DPRINTF(GENERAL
, "error: root-entry #%"PRIu8
" is not present",
671 return -VTD_FR_ROOT_ENTRY_P
;
672 } else if (re
.rsvd
|| (re
.val
& VTD_ROOT_ENTRY_RSVD
)) {
673 VTD_DPRINTF(GENERAL
, "error: non-zero reserved field in root-entry "
674 "hi 0x%"PRIx64
" lo 0x%"PRIx64
, re
.rsvd
, re
.val
);
675 return -VTD_FR_ROOT_ENTRY_RSVD
;
678 ret_fr
= vtd_get_context_entry_from_root(&re
, devfn
, ce
);
683 if (!vtd_context_entry_present(ce
)) {
685 "error: context-entry #%"PRIu8
"(bus #%"PRIu8
") "
686 "is not present", devfn
, bus_num
);
687 return -VTD_FR_CONTEXT_ENTRY_P
;
688 } else if ((ce
->hi
& VTD_CONTEXT_ENTRY_RSVD_HI
) ||
689 (ce
->lo
& VTD_CONTEXT_ENTRY_RSVD_LO
)) {
691 "error: non-zero reserved field in context-entry "
692 "hi 0x%"PRIx64
" lo 0x%"PRIx64
, ce
->hi
, ce
->lo
);
693 return -VTD_FR_CONTEXT_ENTRY_RSVD
;
695 /* Check if the programming of context-entry is valid */
696 if (!vtd_is_level_supported(s
, vtd_get_level_from_context_entry(ce
))) {
697 VTD_DPRINTF(GENERAL
, "error: unsupported Address Width value in "
698 "context-entry hi 0x%"PRIx64
" lo 0x%"PRIx64
,
700 return -VTD_FR_CONTEXT_ENTRY_INV
;
701 } else if (ce
->lo
& VTD_CONTEXT_ENTRY_TT
) {
702 VTD_DPRINTF(GENERAL
, "error: unsupported Translation Type in "
703 "context-entry hi 0x%"PRIx64
" lo 0x%"PRIx64
,
705 return -VTD_FR_CONTEXT_ENTRY_INV
;
710 static inline uint16_t vtd_make_source_id(uint8_t bus_num
, uint8_t devfn
)
712 return ((bus_num
& 0xffUL
) << 8) | (devfn
& 0xffUL
);
715 static const bool vtd_qualified_faults
[] = {
716 [VTD_FR_RESERVED
] = false,
717 [VTD_FR_ROOT_ENTRY_P
] = false,
718 [VTD_FR_CONTEXT_ENTRY_P
] = true,
719 [VTD_FR_CONTEXT_ENTRY_INV
] = true,
720 [VTD_FR_ADDR_BEYOND_MGAW
] = true,
721 [VTD_FR_WRITE
] = true,
722 [VTD_FR_READ
] = true,
723 [VTD_FR_PAGING_ENTRY_INV
] = true,
724 [VTD_FR_ROOT_TABLE_INV
] = false,
725 [VTD_FR_CONTEXT_TABLE_INV
] = false,
726 [VTD_FR_ROOT_ENTRY_RSVD
] = false,
727 [VTD_FR_PAGING_ENTRY_RSVD
] = true,
728 [VTD_FR_CONTEXT_ENTRY_TT
] = true,
729 [VTD_FR_RESERVED_ERR
] = false,
730 [VTD_FR_MAX
] = false,
733 /* To see if a fault condition is "qualified", which is reported to software
734 * only if the FPD field in the context-entry used to process the faulting
737 static inline bool vtd_is_qualified_fault(VTDFaultReason fault
)
739 return vtd_qualified_faults
[fault
];
742 static inline bool vtd_is_interrupt_addr(hwaddr addr
)
744 return VTD_INTERRUPT_ADDR_FIRST
<= addr
&& addr
<= VTD_INTERRUPT_ADDR_LAST
;
747 /* Map dev to context-entry then do a paging-structures walk to do a iommu
750 * Called from RCU critical section.
752 * @bus_num: The bus number
753 * @devfn: The devfn, which is the combined of device and function number
754 * @is_write: The access is a write operation
755 * @entry: IOMMUTLBEntry that contain the addr to be translated and result
757 static void vtd_do_iommu_translate(VTDAddressSpace
*vtd_as
, uint8_t bus_num
,
758 uint8_t devfn
, hwaddr addr
, bool is_write
,
759 IOMMUTLBEntry
*entry
)
761 IntelIOMMUState
*s
= vtd_as
->iommu_state
;
763 VTDContextCacheEntry
*cc_entry
= &vtd_as
->context_cache_entry
;
766 uint16_t source_id
= vtd_make_source_id(bus_num
, devfn
);
768 bool is_fpd_set
= false;
771 VTDIOTLBEntry
*iotlb_entry
;
773 /* Check if the request is in interrupt address range */
774 if (vtd_is_interrupt_addr(addr
)) {
776 /* FIXME: since we don't know the length of the access here, we
777 * treat Non-DWORD length write requests without PASID as
778 * interrupt requests, too. Withoud interrupt remapping support,
779 * we just use 1:1 mapping.
781 VTD_DPRINTF(MMU
, "write request to interrupt address "
782 "gpa 0x%"PRIx64
, addr
);
783 entry
->iova
= addr
& VTD_PAGE_MASK_4K
;
784 entry
->translated_addr
= addr
& VTD_PAGE_MASK_4K
;
785 entry
->addr_mask
= ~VTD_PAGE_MASK_4K
;
786 entry
->perm
= IOMMU_WO
;
789 VTD_DPRINTF(GENERAL
, "error: read request from interrupt address "
790 "gpa 0x%"PRIx64
, addr
);
791 vtd_report_dmar_fault(s
, source_id
, addr
, VTD_FR_READ
, is_write
);
795 /* Try to fetch slpte form IOTLB */
796 iotlb_entry
= vtd_lookup_iotlb(s
, source_id
, addr
);
798 VTD_DPRINTF(CACHE
, "hit iotlb sid 0x%"PRIx16
" gpa 0x%"PRIx64
799 " slpte 0x%"PRIx64
" did 0x%"PRIx16
, source_id
, addr
,
800 iotlb_entry
->slpte
, iotlb_entry
->domain_id
);
801 slpte
= iotlb_entry
->slpte
;
802 reads
= iotlb_entry
->read_flags
;
803 writes
= iotlb_entry
->write_flags
;
806 /* Try to fetch context-entry from cache first */
807 if (cc_entry
->context_cache_gen
== s
->context_cache_gen
) {
808 VTD_DPRINTF(CACHE
, "hit context-cache bus %d devfn %d "
809 "(hi %"PRIx64
" lo %"PRIx64
" gen %"PRIu32
")",
810 bus_num
, devfn
, cc_entry
->context_entry
.hi
,
811 cc_entry
->context_entry
.lo
, cc_entry
->context_cache_gen
);
812 ce
= cc_entry
->context_entry
;
813 is_fpd_set
= ce
.lo
& VTD_CONTEXT_ENTRY_FPD
;
815 ret_fr
= vtd_dev_to_context_entry(s
, bus_num
, devfn
, &ce
);
816 is_fpd_set
= ce
.lo
& VTD_CONTEXT_ENTRY_FPD
;
819 if (is_fpd_set
&& vtd_is_qualified_fault(ret_fr
)) {
820 VTD_DPRINTF(FLOG
, "fault processing is disabled for DMA "
821 "requests through this context-entry "
824 vtd_report_dmar_fault(s
, source_id
, addr
, ret_fr
, is_write
);
828 /* Update context-cache */
829 VTD_DPRINTF(CACHE
, "update context-cache bus %d devfn %d "
830 "(hi %"PRIx64
" lo %"PRIx64
" gen %"PRIu32
"->%"PRIu32
")",
831 bus_num
, devfn
, ce
.hi
, ce
.lo
,
832 cc_entry
->context_cache_gen
, s
->context_cache_gen
);
833 cc_entry
->context_entry
= ce
;
834 cc_entry
->context_cache_gen
= s
->context_cache_gen
;
837 ret_fr
= vtd_gpa_to_slpte(&ce
, addr
, is_write
, &slpte
, &level
,
841 if (is_fpd_set
&& vtd_is_qualified_fault(ret_fr
)) {
842 VTD_DPRINTF(FLOG
, "fault processing is disabled for DMA requests "
843 "through this context-entry (with FPD Set)");
845 vtd_report_dmar_fault(s
, source_id
, addr
, ret_fr
, is_write
);
850 vtd_update_iotlb(s
, source_id
, VTD_CONTEXT_ENTRY_DID(ce
.hi
), addr
, slpte
,
853 entry
->iova
= addr
& VTD_PAGE_MASK_4K
;
854 entry
->translated_addr
= vtd_get_slpte_addr(slpte
) & VTD_PAGE_MASK_4K
;
855 entry
->addr_mask
= ~VTD_PAGE_MASK_4K
;
856 entry
->perm
= (writes
? 2 : 0) + (reads
? 1 : 0);
859 static void vtd_root_table_setup(IntelIOMMUState
*s
)
861 s
->root
= vtd_get_quad_raw(s
, DMAR_RTADDR_REG
);
862 s
->root_extended
= s
->root
& VTD_RTADDR_RTT
;
863 s
->root
&= VTD_RTADDR_ADDR_MASK
;
865 VTD_DPRINTF(CSR
, "root_table addr 0x%"PRIx64
" %s", s
->root
,
866 (s
->root_extended
? "(extended)" : ""));
869 static void vtd_context_global_invalidate(IntelIOMMUState
*s
)
871 s
->context_cache_gen
++;
872 if (s
->context_cache_gen
== VTD_CONTEXT_CACHE_GEN_MAX
) {
873 vtd_reset_context_cache(s
);
877 /* Do a context-cache device-selective invalidation.
878 * @func_mask: FM field after shifting
880 static void vtd_context_device_invalidate(IntelIOMMUState
*s
,
885 VTDAddressSpace
**pvtd_as
;
886 VTDAddressSpace
*vtd_as
;
890 switch (func_mask
& 3) {
892 mask
= 0; /* No bits in the SID field masked */
895 mask
= 4; /* Mask bit 2 in the SID field */
898 mask
= 6; /* Mask bit 2:1 in the SID field */
901 mask
= 7; /* Mask bit 2:0 in the SID field */
904 VTD_DPRINTF(INV
, "device-selective invalidation source 0x%"PRIx16
905 " mask %"PRIu16
, source_id
, mask
);
906 pvtd_as
= s
->address_spaces
[VTD_SID_TO_BUS(source_id
)];
908 devfn
= VTD_SID_TO_DEVFN(source_id
);
909 for (devfn_it
= 0; devfn_it
< VTD_PCI_DEVFN_MAX
; ++devfn_it
) {
910 vtd_as
= pvtd_as
[devfn_it
];
911 if (vtd_as
&& ((devfn_it
& mask
) == (devfn
& mask
))) {
912 VTD_DPRINTF(INV
, "invalidate context-cahce of devfn 0x%"PRIx16
,
914 vtd_as
->context_cache_entry
.context_cache_gen
= 0;
920 /* Context-cache invalidation
921 * Returns the Context Actual Invalidation Granularity.
922 * @val: the content of the CCMD_REG
924 static uint64_t vtd_context_cache_invalidate(IntelIOMMUState
*s
, uint64_t val
)
927 uint64_t type
= val
& VTD_CCMD_CIRG_MASK
;
930 case VTD_CCMD_DOMAIN_INVL
:
931 VTD_DPRINTF(INV
, "domain-selective invalidation domain 0x%"PRIx16
,
932 (uint16_t)VTD_CCMD_DID(val
));
934 case VTD_CCMD_GLOBAL_INVL
:
935 VTD_DPRINTF(INV
, "global invalidation");
936 caig
= VTD_CCMD_GLOBAL_INVL_A
;
937 vtd_context_global_invalidate(s
);
940 case VTD_CCMD_DEVICE_INVL
:
941 caig
= VTD_CCMD_DEVICE_INVL_A
;
942 vtd_context_device_invalidate(s
, VTD_CCMD_SID(val
), VTD_CCMD_FM(val
));
946 VTD_DPRINTF(GENERAL
, "error: invalid granularity");
952 static void vtd_iotlb_global_invalidate(IntelIOMMUState
*s
)
957 static void vtd_iotlb_domain_invalidate(IntelIOMMUState
*s
, uint16_t domain_id
)
959 g_hash_table_foreach_remove(s
->iotlb
, vtd_hash_remove_by_domain
,
963 static void vtd_iotlb_page_invalidate(IntelIOMMUState
*s
, uint16_t domain_id
,
964 hwaddr addr
, uint8_t am
)
966 VTDIOTLBPageInvInfo info
;
968 assert(am
<= VTD_MAMV
);
969 info
.domain_id
= domain_id
;
970 info
.gfn
= addr
>> VTD_PAGE_SHIFT_4K
;
971 info
.mask
= ~((1 << am
) - 1);
972 g_hash_table_foreach_remove(s
->iotlb
, vtd_hash_remove_by_page
, &info
);
976 * Returns the IOTLB Actual Invalidation Granularity.
977 * @val: the content of the IOTLB_REG
979 static uint64_t vtd_iotlb_flush(IntelIOMMUState
*s
, uint64_t val
)
982 uint64_t type
= val
& VTD_TLB_FLUSH_GRANU_MASK
;
988 case VTD_TLB_GLOBAL_FLUSH
:
989 VTD_DPRINTF(INV
, "global invalidation");
990 iaig
= VTD_TLB_GLOBAL_FLUSH_A
;
991 vtd_iotlb_global_invalidate(s
);
994 case VTD_TLB_DSI_FLUSH
:
995 domain_id
= VTD_TLB_DID(val
);
996 VTD_DPRINTF(INV
, "domain-selective invalidation domain 0x%"PRIx16
,
998 iaig
= VTD_TLB_DSI_FLUSH_A
;
999 vtd_iotlb_domain_invalidate(s
, domain_id
);
1002 case VTD_TLB_PSI_FLUSH
:
1003 domain_id
= VTD_TLB_DID(val
);
1004 addr
= vtd_get_quad_raw(s
, DMAR_IVA_REG
);
1005 am
= VTD_IVA_AM(addr
);
1006 addr
= VTD_IVA_ADDR(addr
);
1007 VTD_DPRINTF(INV
, "page-selective invalidation domain 0x%"PRIx16
1008 " addr 0x%"PRIx64
" mask %"PRIu8
, domain_id
, addr
, am
);
1009 if (am
> VTD_MAMV
) {
1010 VTD_DPRINTF(GENERAL
, "error: supported max address mask value is "
1011 "%"PRIu8
, (uint8_t)VTD_MAMV
);
1015 iaig
= VTD_TLB_PSI_FLUSH_A
;
1016 vtd_iotlb_page_invalidate(s
, domain_id
, addr
, am
);
1020 VTD_DPRINTF(GENERAL
, "error: invalid granularity");
1026 static inline bool vtd_queued_inv_enable_check(IntelIOMMUState
*s
)
1028 return s
->iq_tail
== 0;
1031 static inline bool vtd_queued_inv_disable_check(IntelIOMMUState
*s
)
1033 return s
->qi_enabled
&& (s
->iq_tail
== s
->iq_head
) &&
1034 (s
->iq_last_desc_type
== VTD_INV_DESC_WAIT
);
1037 static void vtd_handle_gcmd_qie(IntelIOMMUState
*s
, bool en
)
1039 uint64_t iqa_val
= vtd_get_quad_raw(s
, DMAR_IQA_REG
);
1041 VTD_DPRINTF(INV
, "Queued Invalidation Enable %s", (en
? "on" : "off"));
1043 if (vtd_queued_inv_enable_check(s
)) {
1044 s
->iq
= iqa_val
& VTD_IQA_IQA_MASK
;
1045 /* 2^(x+8) entries */
1046 s
->iq_size
= 1UL << ((iqa_val
& VTD_IQA_QS
) + 8);
1047 s
->qi_enabled
= true;
1048 VTD_DPRINTF(INV
, "DMAR_IQA_REG 0x%"PRIx64
, iqa_val
);
1049 VTD_DPRINTF(INV
, "Invalidation Queue addr 0x%"PRIx64
" size %d",
1051 /* Ok - report back to driver */
1052 vtd_set_clear_mask_long(s
, DMAR_GSTS_REG
, 0, VTD_GSTS_QIES
);
1054 VTD_DPRINTF(GENERAL
, "error: can't enable Queued Invalidation: "
1055 "tail %"PRIu16
, s
->iq_tail
);
1058 if (vtd_queued_inv_disable_check(s
)) {
1059 /* disable Queued Invalidation */
1060 vtd_set_quad_raw(s
, DMAR_IQH_REG
, 0);
1062 s
->qi_enabled
= false;
1063 /* Ok - report back to driver */
1064 vtd_set_clear_mask_long(s
, DMAR_GSTS_REG
, VTD_GSTS_QIES
, 0);
1066 VTD_DPRINTF(GENERAL
, "error: can't disable Queued Invalidation: "
1067 "head %"PRIu16
", tail %"PRIu16
1068 ", last_descriptor %"PRIu8
,
1069 s
->iq_head
, s
->iq_tail
, s
->iq_last_desc_type
);
1074 /* Set Root Table Pointer */
1075 static void vtd_handle_gcmd_srtp(IntelIOMMUState
*s
)
1077 VTD_DPRINTF(CSR
, "set Root Table Pointer");
1079 vtd_root_table_setup(s
);
1080 /* Ok - report back to driver */
1081 vtd_set_clear_mask_long(s
, DMAR_GSTS_REG
, 0, VTD_GSTS_RTPS
);
1084 /* Handle Translation Enable/Disable */
1085 static void vtd_handle_gcmd_te(IntelIOMMUState
*s
, bool en
)
1087 VTD_DPRINTF(CSR
, "Translation Enable %s", (en
? "on" : "off"));
1090 s
->dmar_enabled
= true;
1091 /* Ok - report back to driver */
1092 vtd_set_clear_mask_long(s
, DMAR_GSTS_REG
, 0, VTD_GSTS_TES
);
1094 s
->dmar_enabled
= false;
1096 /* Clear the index of Fault Recording Register */
1097 s
->next_frcd_reg
= 0;
1098 /* Ok - report back to driver */
1099 vtd_set_clear_mask_long(s
, DMAR_GSTS_REG
, VTD_GSTS_TES
, 0);
1103 /* Handle write to Global Command Register */
1104 static void vtd_handle_gcmd_write(IntelIOMMUState
*s
)
1106 uint32_t status
= vtd_get_long_raw(s
, DMAR_GSTS_REG
);
1107 uint32_t val
= vtd_get_long_raw(s
, DMAR_GCMD_REG
);
1108 uint32_t changed
= status
^ val
;
1110 VTD_DPRINTF(CSR
, "value 0x%"PRIx32
" status 0x%"PRIx32
, val
, status
);
1111 if (changed
& VTD_GCMD_TE
) {
1112 /* Translation enable/disable */
1113 vtd_handle_gcmd_te(s
, val
& VTD_GCMD_TE
);
1115 if (val
& VTD_GCMD_SRTP
) {
1116 /* Set/update the root-table pointer */
1117 vtd_handle_gcmd_srtp(s
);
1119 if (changed
& VTD_GCMD_QIE
) {
1120 /* Queued Invalidation Enable */
1121 vtd_handle_gcmd_qie(s
, val
& VTD_GCMD_QIE
);
1125 /* Handle write to Context Command Register */
1126 static void vtd_handle_ccmd_write(IntelIOMMUState
*s
)
1129 uint64_t val
= vtd_get_quad_raw(s
, DMAR_CCMD_REG
);
1131 /* Context-cache invalidation request */
1132 if (val
& VTD_CCMD_ICC
) {
1133 if (s
->qi_enabled
) {
1134 VTD_DPRINTF(GENERAL
, "error: Queued Invalidation enabled, "
1135 "should not use register-based invalidation");
1138 ret
= vtd_context_cache_invalidate(s
, val
);
1139 /* Invalidation completed. Change something to show */
1140 vtd_set_clear_mask_quad(s
, DMAR_CCMD_REG
, VTD_CCMD_ICC
, 0ULL);
1141 ret
= vtd_set_clear_mask_quad(s
, DMAR_CCMD_REG
, VTD_CCMD_CAIG_MASK
,
1143 VTD_DPRINTF(INV
, "CCMD_REG write-back val: 0x%"PRIx64
, ret
);
1147 /* Handle write to IOTLB Invalidation Register */
1148 static void vtd_handle_iotlb_write(IntelIOMMUState
*s
)
1151 uint64_t val
= vtd_get_quad_raw(s
, DMAR_IOTLB_REG
);
1153 /* IOTLB invalidation request */
1154 if (val
& VTD_TLB_IVT
) {
1155 if (s
->qi_enabled
) {
1156 VTD_DPRINTF(GENERAL
, "error: Queued Invalidation enabled, "
1157 "should not use register-based invalidation");
1160 ret
= vtd_iotlb_flush(s
, val
);
1161 /* Invalidation completed. Change something to show */
1162 vtd_set_clear_mask_quad(s
, DMAR_IOTLB_REG
, VTD_TLB_IVT
, 0ULL);
1163 ret
= vtd_set_clear_mask_quad(s
, DMAR_IOTLB_REG
,
1164 VTD_TLB_FLUSH_GRANU_MASK_A
, ret
);
1165 VTD_DPRINTF(INV
, "IOTLB_REG write-back val: 0x%"PRIx64
, ret
);
1169 /* Fetch an Invalidation Descriptor from the Invalidation Queue */
1170 static bool vtd_get_inv_desc(dma_addr_t base_addr
, uint32_t offset
,
1171 VTDInvDesc
*inv_desc
)
1173 dma_addr_t addr
= base_addr
+ offset
* sizeof(*inv_desc
);
1174 if (dma_memory_read(&address_space_memory
, addr
, inv_desc
,
1175 sizeof(*inv_desc
))) {
1176 VTD_DPRINTF(GENERAL
, "error: fail to fetch Invalidation Descriptor "
1177 "base_addr 0x%"PRIx64
" offset %"PRIu32
, base_addr
, offset
);
1183 inv_desc
->lo
= le64_to_cpu(inv_desc
->lo
);
1184 inv_desc
->hi
= le64_to_cpu(inv_desc
->hi
);
1188 static bool vtd_process_wait_desc(IntelIOMMUState
*s
, VTDInvDesc
*inv_desc
)
1190 if ((inv_desc
->hi
& VTD_INV_DESC_WAIT_RSVD_HI
) ||
1191 (inv_desc
->lo
& VTD_INV_DESC_WAIT_RSVD_LO
)) {
1192 VTD_DPRINTF(GENERAL
, "error: non-zero reserved field in Invalidation "
1193 "Wait Descriptor hi 0x%"PRIx64
" lo 0x%"PRIx64
,
1194 inv_desc
->hi
, inv_desc
->lo
);
1197 if (inv_desc
->lo
& VTD_INV_DESC_WAIT_SW
) {
1199 uint32_t status_data
= (uint32_t)(inv_desc
->lo
>>
1200 VTD_INV_DESC_WAIT_DATA_SHIFT
);
1202 assert(!(inv_desc
->lo
& VTD_INV_DESC_WAIT_IF
));
1204 /* FIXME: need to be masked with HAW? */
1205 dma_addr_t status_addr
= inv_desc
->hi
;
1206 VTD_DPRINTF(INV
, "status data 0x%x, status addr 0x%"PRIx64
,
1207 status_data
, status_addr
);
1208 status_data
= cpu_to_le32(status_data
);
1209 if (dma_memory_write(&address_space_memory
, status_addr
, &status_data
,
1210 sizeof(status_data
))) {
1211 VTD_DPRINTF(GENERAL
, "error: fail to perform a coherent write");
1214 } else if (inv_desc
->lo
& VTD_INV_DESC_WAIT_IF
) {
1215 /* Interrupt flag */
1216 VTD_DPRINTF(INV
, "Invalidation Wait Descriptor interrupt completion");
1217 vtd_generate_completion_event(s
);
1219 VTD_DPRINTF(GENERAL
, "error: invalid Invalidation Wait Descriptor: "
1220 "hi 0x%"PRIx64
" lo 0x%"PRIx64
, inv_desc
->hi
, inv_desc
->lo
);
1226 static bool vtd_process_context_cache_desc(IntelIOMMUState
*s
,
1227 VTDInvDesc
*inv_desc
)
1229 if ((inv_desc
->lo
& VTD_INV_DESC_CC_RSVD
) || inv_desc
->hi
) {
1230 VTD_DPRINTF(GENERAL
, "error: non-zero reserved field in Context-cache "
1231 "Invalidate Descriptor");
1234 switch (inv_desc
->lo
& VTD_INV_DESC_CC_G
) {
1235 case VTD_INV_DESC_CC_DOMAIN
:
1236 VTD_DPRINTF(INV
, "domain-selective invalidation domain 0x%"PRIx16
,
1237 (uint16_t)VTD_INV_DESC_CC_DID(inv_desc
->lo
));
1239 case VTD_INV_DESC_CC_GLOBAL
:
1240 VTD_DPRINTF(INV
, "global invalidation");
1241 vtd_context_global_invalidate(s
);
1244 case VTD_INV_DESC_CC_DEVICE
:
1245 vtd_context_device_invalidate(s
, VTD_INV_DESC_CC_SID(inv_desc
->lo
),
1246 VTD_INV_DESC_CC_FM(inv_desc
->lo
));
1250 VTD_DPRINTF(GENERAL
, "error: invalid granularity in Context-cache "
1251 "Invalidate Descriptor hi 0x%"PRIx64
" lo 0x%"PRIx64
,
1252 inv_desc
->hi
, inv_desc
->lo
);
1258 static bool vtd_process_iotlb_desc(IntelIOMMUState
*s
, VTDInvDesc
*inv_desc
)
1264 if ((inv_desc
->lo
& VTD_INV_DESC_IOTLB_RSVD_LO
) ||
1265 (inv_desc
->hi
& VTD_INV_DESC_IOTLB_RSVD_HI
)) {
1266 VTD_DPRINTF(GENERAL
, "error: non-zero reserved field in IOTLB "
1267 "Invalidate Descriptor hi 0x%"PRIx64
" lo 0x%"PRIx64
,
1268 inv_desc
->hi
, inv_desc
->lo
);
1272 switch (inv_desc
->lo
& VTD_INV_DESC_IOTLB_G
) {
1273 case VTD_INV_DESC_IOTLB_GLOBAL
:
1274 VTD_DPRINTF(INV
, "global invalidation");
1275 vtd_iotlb_global_invalidate(s
);
1278 case VTD_INV_DESC_IOTLB_DOMAIN
:
1279 domain_id
= VTD_INV_DESC_IOTLB_DID(inv_desc
->lo
);
1280 VTD_DPRINTF(INV
, "domain-selective invalidation domain 0x%"PRIx16
,
1282 vtd_iotlb_domain_invalidate(s
, domain_id
);
1285 case VTD_INV_DESC_IOTLB_PAGE
:
1286 domain_id
= VTD_INV_DESC_IOTLB_DID(inv_desc
->lo
);
1287 addr
= VTD_INV_DESC_IOTLB_ADDR(inv_desc
->hi
);
1288 am
= VTD_INV_DESC_IOTLB_AM(inv_desc
->hi
);
1289 VTD_DPRINTF(INV
, "page-selective invalidation domain 0x%"PRIx16
1290 " addr 0x%"PRIx64
" mask %"PRIu8
, domain_id
, addr
, am
);
1291 if (am
> VTD_MAMV
) {
1292 VTD_DPRINTF(GENERAL
, "error: supported max address mask value is "
1293 "%"PRIu8
, (uint8_t)VTD_MAMV
);
1296 vtd_iotlb_page_invalidate(s
, domain_id
, addr
, am
);
1300 VTD_DPRINTF(GENERAL
, "error: invalid granularity in IOTLB Invalidate "
1301 "Descriptor hi 0x%"PRIx64
" lo 0x%"PRIx64
,
1302 inv_desc
->hi
, inv_desc
->lo
);
1308 static bool vtd_process_inv_desc(IntelIOMMUState
*s
)
1310 VTDInvDesc inv_desc
;
1313 VTD_DPRINTF(INV
, "iq head %"PRIu16
, s
->iq_head
);
1314 if (!vtd_get_inv_desc(s
->iq
, s
->iq_head
, &inv_desc
)) {
1315 s
->iq_last_desc_type
= VTD_INV_DESC_NONE
;
1318 desc_type
= inv_desc
.lo
& VTD_INV_DESC_TYPE
;
1319 /* FIXME: should update at first or at last? */
1320 s
->iq_last_desc_type
= desc_type
;
1322 switch (desc_type
) {
1323 case VTD_INV_DESC_CC
:
1324 VTD_DPRINTF(INV
, "Context-cache Invalidate Descriptor hi 0x%"PRIx64
1325 " lo 0x%"PRIx64
, inv_desc
.hi
, inv_desc
.lo
);
1326 if (!vtd_process_context_cache_desc(s
, &inv_desc
)) {
1331 case VTD_INV_DESC_IOTLB
:
1332 VTD_DPRINTF(INV
, "IOTLB Invalidate Descriptor hi 0x%"PRIx64
1333 " lo 0x%"PRIx64
, inv_desc
.hi
, inv_desc
.lo
);
1334 if (!vtd_process_iotlb_desc(s
, &inv_desc
)) {
1339 case VTD_INV_DESC_WAIT
:
1340 VTD_DPRINTF(INV
, "Invalidation Wait Descriptor hi 0x%"PRIx64
1341 " lo 0x%"PRIx64
, inv_desc
.hi
, inv_desc
.lo
);
1342 if (!vtd_process_wait_desc(s
, &inv_desc
)) {
1348 VTD_DPRINTF(GENERAL
, "error: unkonw Invalidation Descriptor type "
1349 "hi 0x%"PRIx64
" lo 0x%"PRIx64
" type %"PRIu8
,
1350 inv_desc
.hi
, inv_desc
.lo
, desc_type
);
1354 if (s
->iq_head
== s
->iq_size
) {
1360 /* Try to fetch and process more Invalidation Descriptors */
1361 static void vtd_fetch_inv_desc(IntelIOMMUState
*s
)
1363 VTD_DPRINTF(INV
, "fetch Invalidation Descriptors");
1364 if (s
->iq_tail
>= s
->iq_size
) {
1365 /* Detects an invalid Tail pointer */
1366 VTD_DPRINTF(GENERAL
, "error: iq_tail is %"PRIu16
1367 " while iq_size is %"PRIu16
, s
->iq_tail
, s
->iq_size
);
1368 vtd_handle_inv_queue_error(s
);
1371 while (s
->iq_head
!= s
->iq_tail
) {
1372 if (!vtd_process_inv_desc(s
)) {
1373 /* Invalidation Queue Errors */
1374 vtd_handle_inv_queue_error(s
);
1377 /* Must update the IQH_REG in time */
1378 vtd_set_quad_raw(s
, DMAR_IQH_REG
,
1379 (((uint64_t)(s
->iq_head
)) << VTD_IQH_QH_SHIFT
) &
1384 /* Handle write to Invalidation Queue Tail Register */
1385 static void vtd_handle_iqt_write(IntelIOMMUState
*s
)
1387 uint64_t val
= vtd_get_quad_raw(s
, DMAR_IQT_REG
);
1389 s
->iq_tail
= VTD_IQT_QT(val
);
1390 VTD_DPRINTF(INV
, "set iq tail %"PRIu16
, s
->iq_tail
);
1391 if (s
->qi_enabled
&& !(vtd_get_long_raw(s
, DMAR_FSTS_REG
) & VTD_FSTS_IQE
)) {
1392 /* Process Invalidation Queue here */
1393 vtd_fetch_inv_desc(s
);
1397 static void vtd_handle_fsts_write(IntelIOMMUState
*s
)
1399 uint32_t fsts_reg
= vtd_get_long_raw(s
, DMAR_FSTS_REG
);
1400 uint32_t fectl_reg
= vtd_get_long_raw(s
, DMAR_FECTL_REG
);
1401 uint32_t status_fields
= VTD_FSTS_PFO
| VTD_FSTS_PPF
| VTD_FSTS_IQE
;
1403 if ((fectl_reg
& VTD_FECTL_IP
) && !(fsts_reg
& status_fields
)) {
1404 vtd_set_clear_mask_long(s
, DMAR_FECTL_REG
, VTD_FECTL_IP
, 0);
1405 VTD_DPRINTF(FLOG
, "all pending interrupt conditions serviced, clear "
1406 "IP field of FECTL_REG");
1408 /* FIXME: when IQE is Clear, should we try to fetch some Invalidation
1409 * Descriptors if there are any when Queued Invalidation is enabled?
1413 static void vtd_handle_fectl_write(IntelIOMMUState
*s
)
1416 /* FIXME: when software clears the IM field, check the IP field. But do we
1417 * need to compare the old value and the new value to conclude that
1418 * software clears the IM field? Or just check if the IM field is zero?
1420 fectl_reg
= vtd_get_long_raw(s
, DMAR_FECTL_REG
);
1421 if ((fectl_reg
& VTD_FECTL_IP
) && !(fectl_reg
& VTD_FECTL_IM
)) {
1422 vtd_generate_interrupt(s
, DMAR_FEADDR_REG
, DMAR_FEDATA_REG
);
1423 vtd_set_clear_mask_long(s
, DMAR_FECTL_REG
, VTD_FECTL_IP
, 0);
1424 VTD_DPRINTF(FLOG
, "IM field is cleared, generate "
1425 "fault event interrupt");
1429 static void vtd_handle_ics_write(IntelIOMMUState
*s
)
1431 uint32_t ics_reg
= vtd_get_long_raw(s
, DMAR_ICS_REG
);
1432 uint32_t iectl_reg
= vtd_get_long_raw(s
, DMAR_IECTL_REG
);
1434 if ((iectl_reg
& VTD_IECTL_IP
) && !(ics_reg
& VTD_ICS_IWC
)) {
1435 vtd_set_clear_mask_long(s
, DMAR_IECTL_REG
, VTD_IECTL_IP
, 0);
1436 VTD_DPRINTF(INV
, "pending completion interrupt condition serviced, "
1437 "clear IP field of IECTL_REG");
1441 static void vtd_handle_iectl_write(IntelIOMMUState
*s
)
1444 /* FIXME: when software clears the IM field, check the IP field. But do we
1445 * need to compare the old value and the new value to conclude that
1446 * software clears the IM field? Or just check if the IM field is zero?
1448 iectl_reg
= vtd_get_long_raw(s
, DMAR_IECTL_REG
);
1449 if ((iectl_reg
& VTD_IECTL_IP
) && !(iectl_reg
& VTD_IECTL_IM
)) {
1450 vtd_generate_interrupt(s
, DMAR_IEADDR_REG
, DMAR_IEDATA_REG
);
1451 vtd_set_clear_mask_long(s
, DMAR_IECTL_REG
, VTD_IECTL_IP
, 0);
1452 VTD_DPRINTF(INV
, "IM field is cleared, generate "
1453 "invalidation event interrupt");
1457 static uint64_t vtd_mem_read(void *opaque
, hwaddr addr
, unsigned size
)
1459 IntelIOMMUState
*s
= opaque
;
1462 if (addr
+ size
> DMAR_REG_SIZE
) {
1463 VTD_DPRINTF(GENERAL
, "error: addr outside region: max 0x%"PRIx64
1464 ", got 0x%"PRIx64
" %d",
1465 (uint64_t)DMAR_REG_SIZE
, addr
, size
);
1466 return (uint64_t)-1;
1470 /* Root Table Address Register, 64-bit */
1471 case DMAR_RTADDR_REG
:
1473 val
= s
->root
& ((1ULL << 32) - 1);
1479 case DMAR_RTADDR_REG_HI
:
1481 val
= s
->root
>> 32;
1484 /* Invalidation Queue Address Register, 64-bit */
1486 val
= s
->iq
| (vtd_get_quad(s
, DMAR_IQA_REG
) & VTD_IQA_QS
);
1488 val
= val
& ((1ULL << 32) - 1);
1492 case DMAR_IQA_REG_HI
:
1499 val
= vtd_get_long(s
, addr
);
1501 val
= vtd_get_quad(s
, addr
);
1504 VTD_DPRINTF(CSR
, "addr 0x%"PRIx64
" size %d val 0x%"PRIx64
,
1509 static void vtd_mem_write(void *opaque
, hwaddr addr
,
1510 uint64_t val
, unsigned size
)
1512 IntelIOMMUState
*s
= opaque
;
1514 if (addr
+ size
> DMAR_REG_SIZE
) {
1515 VTD_DPRINTF(GENERAL
, "error: addr outside region: max 0x%"PRIx64
1516 ", got 0x%"PRIx64
" %d",
1517 (uint64_t)DMAR_REG_SIZE
, addr
, size
);
1522 /* Global Command Register, 32-bit */
1524 VTD_DPRINTF(CSR
, "DMAR_GCMD_REG write addr 0x%"PRIx64
1525 ", size %d, val 0x%"PRIx64
, addr
, size
, val
);
1526 vtd_set_long(s
, addr
, val
);
1527 vtd_handle_gcmd_write(s
);
1530 /* Context Command Register, 64-bit */
1532 VTD_DPRINTF(CSR
, "DMAR_CCMD_REG write addr 0x%"PRIx64
1533 ", size %d, val 0x%"PRIx64
, addr
, size
, val
);
1535 vtd_set_long(s
, addr
, val
);
1537 vtd_set_quad(s
, addr
, val
);
1538 vtd_handle_ccmd_write(s
);
1542 case DMAR_CCMD_REG_HI
:
1543 VTD_DPRINTF(CSR
, "DMAR_CCMD_REG_HI write addr 0x%"PRIx64
1544 ", size %d, val 0x%"PRIx64
, addr
, size
, val
);
1546 vtd_set_long(s
, addr
, val
);
1547 vtd_handle_ccmd_write(s
);
1550 /* IOTLB Invalidation Register, 64-bit */
1551 case DMAR_IOTLB_REG
:
1552 VTD_DPRINTF(INV
, "DMAR_IOTLB_REG write addr 0x%"PRIx64
1553 ", size %d, val 0x%"PRIx64
, addr
, size
, val
);
1555 vtd_set_long(s
, addr
, val
);
1557 vtd_set_quad(s
, addr
, val
);
1558 vtd_handle_iotlb_write(s
);
1562 case DMAR_IOTLB_REG_HI
:
1563 VTD_DPRINTF(INV
, "DMAR_IOTLB_REG_HI write addr 0x%"PRIx64
1564 ", size %d, val 0x%"PRIx64
, addr
, size
, val
);
1566 vtd_set_long(s
, addr
, val
);
1567 vtd_handle_iotlb_write(s
);
1570 /* Invalidate Address Register, 64-bit */
1572 VTD_DPRINTF(INV
, "DMAR_IVA_REG write addr 0x%"PRIx64
1573 ", size %d, val 0x%"PRIx64
, addr
, size
, val
);
1575 vtd_set_long(s
, addr
, val
);
1577 vtd_set_quad(s
, addr
, val
);
1581 case DMAR_IVA_REG_HI
:
1582 VTD_DPRINTF(INV
, "DMAR_IVA_REG_HI write addr 0x%"PRIx64
1583 ", size %d, val 0x%"PRIx64
, addr
, size
, val
);
1585 vtd_set_long(s
, addr
, val
);
1588 /* Fault Status Register, 32-bit */
1590 VTD_DPRINTF(FLOG
, "DMAR_FSTS_REG write addr 0x%"PRIx64
1591 ", size %d, val 0x%"PRIx64
, addr
, size
, val
);
1593 vtd_set_long(s
, addr
, val
);
1594 vtd_handle_fsts_write(s
);
1597 /* Fault Event Control Register, 32-bit */
1598 case DMAR_FECTL_REG
:
1599 VTD_DPRINTF(FLOG
, "DMAR_FECTL_REG write addr 0x%"PRIx64
1600 ", size %d, val 0x%"PRIx64
, addr
, size
, val
);
1602 vtd_set_long(s
, addr
, val
);
1603 vtd_handle_fectl_write(s
);
1606 /* Fault Event Data Register, 32-bit */
1607 case DMAR_FEDATA_REG
:
1608 VTD_DPRINTF(FLOG
, "DMAR_FEDATA_REG write addr 0x%"PRIx64
1609 ", size %d, val 0x%"PRIx64
, addr
, size
, val
);
1611 vtd_set_long(s
, addr
, val
);
1614 /* Fault Event Address Register, 32-bit */
1615 case DMAR_FEADDR_REG
:
1616 VTD_DPRINTF(FLOG
, "DMAR_FEADDR_REG write addr 0x%"PRIx64
1617 ", size %d, val 0x%"PRIx64
, addr
, size
, val
);
1619 vtd_set_long(s
, addr
, val
);
1622 /* Fault Event Upper Address Register, 32-bit */
1623 case DMAR_FEUADDR_REG
:
1624 VTD_DPRINTF(FLOG
, "DMAR_FEUADDR_REG write addr 0x%"PRIx64
1625 ", size %d, val 0x%"PRIx64
, addr
, size
, val
);
1627 vtd_set_long(s
, addr
, val
);
1630 /* Protected Memory Enable Register, 32-bit */
1632 VTD_DPRINTF(CSR
, "DMAR_PMEN_REG write addr 0x%"PRIx64
1633 ", size %d, val 0x%"PRIx64
, addr
, size
, val
);
1635 vtd_set_long(s
, addr
, val
);
1638 /* Root Table Address Register, 64-bit */
1639 case DMAR_RTADDR_REG
:
1640 VTD_DPRINTF(CSR
, "DMAR_RTADDR_REG write addr 0x%"PRIx64
1641 ", size %d, val 0x%"PRIx64
, addr
, size
, val
);
1643 vtd_set_long(s
, addr
, val
);
1645 vtd_set_quad(s
, addr
, val
);
1649 case DMAR_RTADDR_REG_HI
:
1650 VTD_DPRINTF(CSR
, "DMAR_RTADDR_REG_HI write addr 0x%"PRIx64
1651 ", size %d, val 0x%"PRIx64
, addr
, size
, val
);
1653 vtd_set_long(s
, addr
, val
);
1656 /* Invalidation Queue Tail Register, 64-bit */
1658 VTD_DPRINTF(INV
, "DMAR_IQT_REG write addr 0x%"PRIx64
1659 ", size %d, val 0x%"PRIx64
, addr
, size
, val
);
1661 vtd_set_long(s
, addr
, val
);
1663 vtd_set_quad(s
, addr
, val
);
1665 vtd_handle_iqt_write(s
);
1668 case DMAR_IQT_REG_HI
:
1669 VTD_DPRINTF(INV
, "DMAR_IQT_REG_HI write addr 0x%"PRIx64
1670 ", size %d, val 0x%"PRIx64
, addr
, size
, val
);
1672 vtd_set_long(s
, addr
, val
);
1673 /* 19:63 of IQT_REG is RsvdZ, do nothing here */
1676 /* Invalidation Queue Address Register, 64-bit */
1678 VTD_DPRINTF(INV
, "DMAR_IQA_REG write addr 0x%"PRIx64
1679 ", size %d, val 0x%"PRIx64
, addr
, size
, val
);
1681 vtd_set_long(s
, addr
, val
);
1683 vtd_set_quad(s
, addr
, val
);
1687 case DMAR_IQA_REG_HI
:
1688 VTD_DPRINTF(INV
, "DMAR_IQA_REG_HI write addr 0x%"PRIx64
1689 ", size %d, val 0x%"PRIx64
, addr
, size
, val
);
1691 vtd_set_long(s
, addr
, val
);
1694 /* Invalidation Completion Status Register, 32-bit */
1696 VTD_DPRINTF(INV
, "DMAR_ICS_REG write addr 0x%"PRIx64
1697 ", size %d, val 0x%"PRIx64
, addr
, size
, val
);
1699 vtd_set_long(s
, addr
, val
);
1700 vtd_handle_ics_write(s
);
1703 /* Invalidation Event Control Register, 32-bit */
1704 case DMAR_IECTL_REG
:
1705 VTD_DPRINTF(INV
, "DMAR_IECTL_REG write addr 0x%"PRIx64
1706 ", size %d, val 0x%"PRIx64
, addr
, size
, val
);
1708 vtd_set_long(s
, addr
, val
);
1709 vtd_handle_iectl_write(s
);
1712 /* Invalidation Event Data Register, 32-bit */
1713 case DMAR_IEDATA_REG
:
1714 VTD_DPRINTF(INV
, "DMAR_IEDATA_REG write addr 0x%"PRIx64
1715 ", size %d, val 0x%"PRIx64
, addr
, size
, val
);
1717 vtd_set_long(s
, addr
, val
);
1720 /* Invalidation Event Address Register, 32-bit */
1721 case DMAR_IEADDR_REG
:
1722 VTD_DPRINTF(INV
, "DMAR_IEADDR_REG write addr 0x%"PRIx64
1723 ", size %d, val 0x%"PRIx64
, addr
, size
, val
);
1725 vtd_set_long(s
, addr
, val
);
1728 /* Invalidation Event Upper Address Register, 32-bit */
1729 case DMAR_IEUADDR_REG
:
1730 VTD_DPRINTF(INV
, "DMAR_IEUADDR_REG write addr 0x%"PRIx64
1731 ", size %d, val 0x%"PRIx64
, addr
, size
, val
);
1733 vtd_set_long(s
, addr
, val
);
1736 /* Fault Recording Registers, 128-bit */
1737 case DMAR_FRCD_REG_0_0
:
1738 VTD_DPRINTF(FLOG
, "DMAR_FRCD_REG_0_0 write addr 0x%"PRIx64
1739 ", size %d, val 0x%"PRIx64
, addr
, size
, val
);
1741 vtd_set_long(s
, addr
, val
);
1743 vtd_set_quad(s
, addr
, val
);
1747 case DMAR_FRCD_REG_0_1
:
1748 VTD_DPRINTF(FLOG
, "DMAR_FRCD_REG_0_1 write addr 0x%"PRIx64
1749 ", size %d, val 0x%"PRIx64
, addr
, size
, val
);
1751 vtd_set_long(s
, addr
, val
);
1754 case DMAR_FRCD_REG_0_2
:
1755 VTD_DPRINTF(FLOG
, "DMAR_FRCD_REG_0_2 write addr 0x%"PRIx64
1756 ", size %d, val 0x%"PRIx64
, addr
, size
, val
);
1758 vtd_set_long(s
, addr
, val
);
1760 vtd_set_quad(s
, addr
, val
);
1761 /* May clear bit 127 (Fault), update PPF */
1762 vtd_update_fsts_ppf(s
);
1766 case DMAR_FRCD_REG_0_3
:
1767 VTD_DPRINTF(FLOG
, "DMAR_FRCD_REG_0_3 write addr 0x%"PRIx64
1768 ", size %d, val 0x%"PRIx64
, addr
, size
, val
);
1770 vtd_set_long(s
, addr
, val
);
1771 /* May clear bit 127 (Fault), update PPF */
1772 vtd_update_fsts_ppf(s
);
1776 VTD_DPRINTF(GENERAL
, "error: unhandled reg write addr 0x%"PRIx64
1777 ", size %d, val 0x%"PRIx64
, addr
, size
, val
);
1779 vtd_set_long(s
, addr
, val
);
1781 vtd_set_quad(s
, addr
, val
);
1786 static IOMMUTLBEntry
vtd_iommu_translate(MemoryRegion
*iommu
, hwaddr addr
,
1789 VTDAddressSpace
*vtd_as
= container_of(iommu
, VTDAddressSpace
, iommu
);
1790 IntelIOMMUState
*s
= vtd_as
->iommu_state
;
1791 IOMMUTLBEntry ret
= {
1792 .target_as
= &address_space_memory
,
1794 .translated_addr
= 0,
1795 .addr_mask
= ~(hwaddr
)0,
1799 if (!s
->dmar_enabled
) {
1800 /* DMAR disabled, passthrough, use 4k-page*/
1801 ret
.iova
= addr
& VTD_PAGE_MASK_4K
;
1802 ret
.translated_addr
= addr
& VTD_PAGE_MASK_4K
;
1803 ret
.addr_mask
= ~VTD_PAGE_MASK_4K
;
1804 ret
.perm
= IOMMU_RW
;
1808 vtd_do_iommu_translate(vtd_as
, vtd_as
->bus_num
, vtd_as
->devfn
, addr
,
1811 "bus %"PRIu8
" slot %"PRIu8
" func %"PRIu8
" devfn %"PRIu8
1812 " gpa 0x%"PRIx64
" hpa 0x%"PRIx64
, vtd_as
->bus_num
,
1813 VTD_PCI_SLOT(vtd_as
->devfn
), VTD_PCI_FUNC(vtd_as
->devfn
),
1814 vtd_as
->devfn
, addr
, ret
.translated_addr
);
1818 static const VMStateDescription vtd_vmstate
= {
1819 .name
= "iommu-intel",
1823 static const MemoryRegionOps vtd_mem_ops
= {
1824 .read
= vtd_mem_read
,
1825 .write
= vtd_mem_write
,
1826 .endianness
= DEVICE_LITTLE_ENDIAN
,
1828 .min_access_size
= 4,
1829 .max_access_size
= 8,
1832 .min_access_size
= 4,
1833 .max_access_size
= 8,
1837 static Property vtd_properties
[] = {
1838 DEFINE_PROP_UINT32("version", IntelIOMMUState
, version
, 0),
1839 DEFINE_PROP_END_OF_LIST(),
1842 /* Do the initialization. It will also be called when reset, so pay
1843 * attention when adding new initialization stuff.
1845 static void vtd_init(IntelIOMMUState
*s
)
1847 memset(s
->csr
, 0, DMAR_REG_SIZE
);
1848 memset(s
->wmask
, 0, DMAR_REG_SIZE
);
1849 memset(s
->w1cmask
, 0, DMAR_REG_SIZE
);
1850 memset(s
->womask
, 0, DMAR_REG_SIZE
);
1852 s
->iommu_ops
.translate
= vtd_iommu_translate
;
1854 s
->root_extended
= false;
1855 s
->dmar_enabled
= false;
1860 s
->qi_enabled
= false;
1861 s
->iq_last_desc_type
= VTD_INV_DESC_NONE
;
1862 s
->next_frcd_reg
= 0;
1863 s
->cap
= VTD_CAP_FRO
| VTD_CAP_NFR
| VTD_CAP_ND
| VTD_CAP_MGAW
|
1864 VTD_CAP_SAGAW
| VTD_CAP_MAMV
| VTD_CAP_PSI
;
1865 s
->ecap
= VTD_ECAP_QI
| VTD_ECAP_IRO
;
1867 vtd_reset_context_cache(s
);
1870 /* Define registers with default values and bit semantics */
1871 vtd_define_long(s
, DMAR_VER_REG
, 0x10UL
, 0, 0);
1872 vtd_define_quad(s
, DMAR_CAP_REG
, s
->cap
, 0, 0);
1873 vtd_define_quad(s
, DMAR_ECAP_REG
, s
->ecap
, 0, 0);
1874 vtd_define_long(s
, DMAR_GCMD_REG
, 0, 0xff800000UL
, 0);
1875 vtd_define_long_wo(s
, DMAR_GCMD_REG
, 0xff800000UL
);
1876 vtd_define_long(s
, DMAR_GSTS_REG
, 0, 0, 0);
1877 vtd_define_quad(s
, DMAR_RTADDR_REG
, 0, 0xfffffffffffff000ULL
, 0);
1878 vtd_define_quad(s
, DMAR_CCMD_REG
, 0, 0xe0000003ffffffffULL
, 0);
1879 vtd_define_quad_wo(s
, DMAR_CCMD_REG
, 0x3ffff0000ULL
);
1881 /* Advanced Fault Logging not supported */
1882 vtd_define_long(s
, DMAR_FSTS_REG
, 0, 0, 0x11UL
);
1883 vtd_define_long(s
, DMAR_FECTL_REG
, 0x80000000UL
, 0x80000000UL
, 0);
1884 vtd_define_long(s
, DMAR_FEDATA_REG
, 0, 0x0000ffffUL
, 0);
1885 vtd_define_long(s
, DMAR_FEADDR_REG
, 0, 0xfffffffcUL
, 0);
1887 /* Treated as RsvdZ when EIM in ECAP_REG is not supported
1888 * vtd_define_long(s, DMAR_FEUADDR_REG, 0, 0xffffffffUL, 0);
1890 vtd_define_long(s
, DMAR_FEUADDR_REG
, 0, 0, 0);
1892 /* Treated as RO for implementations that PLMR and PHMR fields reported
1893 * as Clear in the CAP_REG.
1894 * vtd_define_long(s, DMAR_PMEN_REG, 0, 0x80000000UL, 0);
1896 vtd_define_long(s
, DMAR_PMEN_REG
, 0, 0, 0);
1898 vtd_define_quad(s
, DMAR_IQH_REG
, 0, 0, 0);
1899 vtd_define_quad(s
, DMAR_IQT_REG
, 0, 0x7fff0ULL
, 0);
1900 vtd_define_quad(s
, DMAR_IQA_REG
, 0, 0xfffffffffffff007ULL
, 0);
1901 vtd_define_long(s
, DMAR_ICS_REG
, 0, 0, 0x1UL
);
1902 vtd_define_long(s
, DMAR_IECTL_REG
, 0x80000000UL
, 0x80000000UL
, 0);
1903 vtd_define_long(s
, DMAR_IEDATA_REG
, 0, 0xffffffffUL
, 0);
1904 vtd_define_long(s
, DMAR_IEADDR_REG
, 0, 0xfffffffcUL
, 0);
1905 /* Treadted as RsvdZ when EIM in ECAP_REG is not supported */
1906 vtd_define_long(s
, DMAR_IEUADDR_REG
, 0, 0, 0);
1908 /* IOTLB registers */
1909 vtd_define_quad(s
, DMAR_IOTLB_REG
, 0, 0Xb003ffff00000000ULL
, 0);
1910 vtd_define_quad(s
, DMAR_IVA_REG
, 0, 0xfffffffffffff07fULL
, 0);
1911 vtd_define_quad_wo(s
, DMAR_IVA_REG
, 0xfffffffffffff07fULL
);
1913 /* Fault Recording Registers, 128-bit */
1914 vtd_define_quad(s
, DMAR_FRCD_REG_0_0
, 0, 0, 0);
1915 vtd_define_quad(s
, DMAR_FRCD_REG_0_2
, 0, 0, 0x8000000000000000ULL
);
1918 /* Should not reset address_spaces when reset because devices will still use
1919 * the address space they got at first (won't ask the bus again).
1921 static void vtd_reset(DeviceState
*dev
)
1923 IntelIOMMUState
*s
= INTEL_IOMMU_DEVICE(dev
);
1925 VTD_DPRINTF(GENERAL
, "");
1929 static void vtd_realize(DeviceState
*dev
, Error
**errp
)
1931 IntelIOMMUState
*s
= INTEL_IOMMU_DEVICE(dev
);
1933 VTD_DPRINTF(GENERAL
, "");
1934 memset(s
->address_spaces
, 0, sizeof(s
->address_spaces
));
1935 memory_region_init_io(&s
->csrmem
, OBJECT(s
), &vtd_mem_ops
, s
,
1936 "intel_iommu", DMAR_REG_SIZE
);
1937 sysbus_init_mmio(SYS_BUS_DEVICE(s
), &s
->csrmem
);
1938 /* No corresponding destroy */
1939 s
->iotlb
= g_hash_table_new_full(vtd_uint64_hash
, vtd_uint64_equal
,
1944 static void vtd_class_init(ObjectClass
*klass
, void *data
)
1946 DeviceClass
*dc
= DEVICE_CLASS(klass
);
1948 dc
->reset
= vtd_reset
;
1949 dc
->realize
= vtd_realize
;
1950 dc
->vmsd
= &vtd_vmstate
;
1951 dc
->props
= vtd_properties
;
1954 static const TypeInfo vtd_info
= {
1955 .name
= TYPE_INTEL_IOMMU_DEVICE
,
1956 .parent
= TYPE_SYS_BUS_DEVICE
,
1957 .instance_size
= sizeof(IntelIOMMUState
),
1958 .class_init
= vtd_class_init
,
1961 static void vtd_register_types(void)
1963 VTD_DPRINTF(GENERAL
, "");
1964 type_register_static(&vtd_info
);
1967 type_init(vtd_register_types
)