4 * Copyright (c) 2004 Fabrice Bellard
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
33 # define PCI_DPRINTF(format, ...) printf(format, ## __VA_ARGS__)
35 # define PCI_DPRINTF(format, ...) do { } while (0)
41 pci_set_irq_fn set_irq
;
42 pci_map_irq_fn map_irq
;
43 pci_hotplug_fn hotplug
;
44 uint32_t config_reg
; /* XXX: suppress */
46 PCIDevice
*devices
[256];
47 PCIDevice
*parent_dev
;
49 QLIST_HEAD(, PCIBus
) child
; /* this will be replaced by qdev later */
50 QLIST_ENTRY(PCIBus
) sibling
;/* this will be replaced by qdev later */
52 /* The bus IRQ state is the logical OR of the connected devices.
53 Keep a count of the number of devices with raised IRQs. */
58 static void pcibus_dev_print(Monitor
*mon
, DeviceState
*dev
, int indent
);
60 static struct BusInfo pci_bus_info
= {
62 .size
= sizeof(PCIBus
),
63 .print_dev
= pcibus_dev_print
,
64 .props
= (Property
[]) {
65 DEFINE_PROP_PCI_DEVFN("addr", PCIDevice
, devfn
, -1),
66 DEFINE_PROP_END_OF_LIST()
70 static void pci_update_mappings(PCIDevice
*d
);
71 static void pci_set_irq(void *opaque
, int irq_num
, int level
);
73 target_phys_addr_t pci_mem_base
;
74 static uint16_t pci_default_sub_vendor_id
= PCI_SUBVENDOR_ID_REDHAT_QUMRANET
;
75 static uint16_t pci_default_sub_device_id
= PCI_SUBDEVICE_ID_QEMU
;
80 QLIST_ENTRY(PCIHostBus
) next
;
82 static QLIST_HEAD(, PCIHostBus
) host_buses
;
84 static const VMStateDescription vmstate_pcibus
= {
87 .minimum_version_id
= 1,
88 .minimum_version_id_old
= 1,
89 .fields
= (VMStateField
[]) {
90 VMSTATE_INT32_EQUAL(nirq
, PCIBus
),
91 VMSTATE_VARRAY_INT32(irq_count
, PCIBus
, nirq
, 0, vmstate_info_int32
, int32_t),
96 static int pci_bar(PCIDevice
*d
, int reg
)
100 if (reg
!= PCI_ROM_SLOT
)
101 return PCI_BASE_ADDRESS_0
+ reg
* 4;
103 type
= d
->config
[PCI_HEADER_TYPE
] & ~PCI_HEADER_TYPE_MULTI_FUNCTION
;
104 return type
== PCI_HEADER_TYPE_BRIDGE
? PCI_ROM_ADDRESS1
: PCI_ROM_ADDRESS
;
107 static void pci_device_reset(PCIDevice
*dev
)
111 memset(dev
->irq_state
, 0, sizeof dev
->irq_state
);
112 dev
->config
[PCI_COMMAND
] &= ~(PCI_COMMAND_IO
| PCI_COMMAND_MEMORY
|
114 dev
->config
[PCI_CACHE_LINE_SIZE
] = 0x0;
115 dev
->config
[PCI_INTERRUPT_LINE
] = 0x0;
116 for (r
= 0; r
< PCI_NUM_REGIONS
; ++r
) {
117 if (!dev
->io_regions
[r
].size
) {
120 pci_set_long(dev
->config
+ pci_bar(dev
, r
), dev
->io_regions
[r
].type
);
122 pci_update_mappings(dev
);
125 static void pci_bus_reset(void *opaque
)
127 PCIBus
*bus
= opaque
;
130 for (i
= 0; i
< bus
->nirq
; i
++) {
131 bus
->irq_count
[i
] = 0;
133 for (i
= 0; i
< ARRAY_SIZE(bus
->devices
); ++i
) {
134 if (bus
->devices
[i
]) {
135 pci_device_reset(bus
->devices
[i
]);
140 static void pci_host_bus_register(int domain
, PCIBus
*bus
)
142 struct PCIHostBus
*host
;
143 host
= qemu_mallocz(sizeof(*host
));
144 host
->domain
= domain
;
146 QLIST_INSERT_HEAD(&host_buses
, host
, next
);
149 PCIBus
*pci_find_host_bus(int domain
)
151 struct PCIHostBus
*host
;
153 QLIST_FOREACH(host
, &host_buses
, next
) {
154 if (host
->domain
== domain
) {
162 void pci_bus_new_inplace(PCIBus
*bus
, DeviceState
*parent
,
163 const char *name
, int devfn_min
)
167 qbus_create_inplace(&bus
->qbus
, &pci_bus_info
, parent
, name
);
168 bus
->devfn_min
= devfn_min
;
171 QLIST_INIT(&bus
->child
);
172 pci_host_bus_register(0, bus
); /* for now only pci domain 0 is supported */
174 vmstate_register(nbus
++, &vmstate_pcibus
, bus
);
175 qemu_register_reset(pci_bus_reset
, bus
);
178 PCIBus
*pci_bus_new(DeviceState
*parent
, const char *name
, int devfn_min
)
182 bus
= qemu_mallocz(sizeof(*bus
));
183 bus
->qbus
.qdev_allocated
= 1;
184 pci_bus_new_inplace(bus
, parent
, name
, devfn_min
);
188 void pci_bus_irqs(PCIBus
*bus
, pci_set_irq_fn set_irq
, pci_map_irq_fn map_irq
,
189 void *irq_opaque
, int nirq
)
191 bus
->set_irq
= set_irq
;
192 bus
->map_irq
= map_irq
;
193 bus
->irq_opaque
= irq_opaque
;
195 bus
->irq_count
= qemu_mallocz(nirq
* sizeof(bus
->irq_count
[0]));
198 void pci_bus_hotplug(PCIBus
*bus
, pci_hotplug_fn hotplug
)
200 bus
->qbus
.allow_hotplug
= 1;
201 bus
->hotplug
= hotplug
;
204 PCIBus
*pci_register_bus(DeviceState
*parent
, const char *name
,
205 pci_set_irq_fn set_irq
, pci_map_irq_fn map_irq
,
206 void *irq_opaque
, int devfn_min
, int nirq
)
210 bus
= pci_bus_new(parent
, name
, devfn_min
);
211 pci_bus_irqs(bus
, set_irq
, map_irq
, irq_opaque
, nirq
);
215 static void pci_register_secondary_bus(PCIBus
*parent
,
218 pci_map_irq_fn map_irq
,
221 qbus_create_inplace(&bus
->qbus
, &pci_bus_info
, &dev
->qdev
, name
);
222 bus
->map_irq
= map_irq
;
223 bus
->parent_dev
= dev
;
225 QLIST_INIT(&bus
->child
);
226 QLIST_INSERT_HEAD(&parent
->child
, bus
, sibling
);
229 static void pci_unregister_secondary_bus(PCIBus
*bus
)
231 assert(QLIST_EMPTY(&bus
->child
));
232 QLIST_REMOVE(bus
, sibling
);
235 int pci_bus_num(PCIBus
*s
)
238 return 0; /* pci host bridge */
239 return s
->parent_dev
->config
[PCI_SECONDARY_BUS
];
242 static uint8_t pci_sub_bus(PCIBus
*s
)
245 return 255; /* pci host bridge */
246 return s
->parent_dev
->config
[PCI_SUBORDINATE_BUS
];
249 static int get_pci_config_device(QEMUFile
*f
, void *pv
, size_t size
)
251 PCIDevice
*s
= container_of(pv
, PCIDevice
, config
);
255 assert(size
== pci_config_size(s
));
256 config
= qemu_malloc(size
);
258 qemu_get_buffer(f
, config
, size
);
259 for (i
= 0; i
< size
; ++i
) {
260 if ((config
[i
] ^ s
->config
[i
]) & s
->cmask
[i
] & ~s
->wmask
[i
]) {
265 memcpy(s
->config
, config
, size
);
267 pci_update_mappings(s
);
273 /* just put buffer */
274 static void put_pci_config_device(QEMUFile
*f
, void *pv
, size_t size
)
276 const uint8_t *v
= pv
;
277 assert(size
== pci_config_size(container_of(pv
, PCIDevice
, config
)));
278 qemu_put_buffer(f
, v
, size
);
281 static VMStateInfo vmstate_info_pci_config
= {
282 .name
= "pci config",
283 .get
= get_pci_config_device
,
284 .put
= put_pci_config_device
,
287 const VMStateDescription vmstate_pci_device
= {
290 .minimum_version_id
= 1,
291 .minimum_version_id_old
= 1,
292 .fields
= (VMStateField
[]) {
293 VMSTATE_INT32_LE(version_id
, PCIDevice
),
294 VMSTATE_BUFFER_UNSAFE_INFO(config
, PCIDevice
, 0,
295 vmstate_info_pci_config
,
296 PCI_CONFIG_SPACE_SIZE
),
297 VMSTATE_INT32_ARRAY_V(irq_state
, PCIDevice
, PCI_NUM_PINS
, 2),
298 VMSTATE_END_OF_LIST()
302 const VMStateDescription vmstate_pcie_device
= {
305 .minimum_version_id
= 1,
306 .minimum_version_id_old
= 1,
307 .fields
= (VMStateField
[]) {
308 VMSTATE_INT32_LE(version_id
, PCIDevice
),
309 VMSTATE_BUFFER_UNSAFE_INFO(config
, PCIDevice
, 0,
310 vmstate_info_pci_config
,
311 PCIE_CONFIG_SPACE_SIZE
),
312 VMSTATE_INT32_ARRAY_V(irq_state
, PCIDevice
, PCI_NUM_PINS
, 2),
313 VMSTATE_END_OF_LIST()
317 static inline const VMStateDescription
*pci_get_vmstate(PCIDevice
*s
)
319 return pci_is_express(s
) ? &vmstate_pcie_device
: &vmstate_pci_device
;
322 void pci_device_save(PCIDevice
*s
, QEMUFile
*f
)
324 vmstate_save_state(f
, pci_get_vmstate(s
), s
);
327 int pci_device_load(PCIDevice
*s
, QEMUFile
*f
)
329 return vmstate_load_state(f
, pci_get_vmstate(s
), s
, s
->version_id
);
332 static int pci_set_default_subsystem_id(PCIDevice
*pci_dev
)
336 id
= (void*)(&pci_dev
->config
[PCI_SUBVENDOR_ID
]);
337 id
[0] = cpu_to_le16(pci_default_sub_vendor_id
);
338 id
[1] = cpu_to_le16(pci_default_sub_device_id
);
343 * Parse [[<domain>:]<bus>:]<slot>, return -1 on error
345 static int pci_parse_devaddr(const char *addr
, int *domp
, int *busp
, unsigned *slotp
)
350 unsigned long dom
= 0, bus
= 0;
354 val
= strtoul(p
, &e
, 16);
360 val
= strtoul(p
, &e
, 16);
367 val
= strtoul(p
, &e
, 16);
373 if (dom
> 0xffff || bus
> 0xff || val
> 0x1f)
381 /* Note: QEMU doesn't implement domains other than 0 */
382 if (!pci_find_bus(pci_find_host_bus(dom
), bus
))
391 int pci_read_devaddr(Monitor
*mon
, const char *addr
, int *domp
, int *busp
,
394 /* strip legacy tag */
395 if (!strncmp(addr
, "pci_addr=", 9)) {
398 if (pci_parse_devaddr(addr
, domp
, busp
, slotp
)) {
399 monitor_printf(mon
, "Invalid pci address\n");
405 PCIBus
*pci_get_bus_devfn(int *devfnp
, const char *devaddr
)
412 return pci_find_bus(pci_find_host_bus(0), 0);
415 if (pci_parse_devaddr(devaddr
, &dom
, &bus
, &slot
) < 0) {
420 return pci_find_bus(pci_find_host_bus(0), bus
);
423 static void pci_init_cmask(PCIDevice
*dev
)
425 pci_set_word(dev
->cmask
+ PCI_VENDOR_ID
, 0xffff);
426 pci_set_word(dev
->cmask
+ PCI_DEVICE_ID
, 0xffff);
427 dev
->cmask
[PCI_STATUS
] = PCI_STATUS_CAP_LIST
;
428 dev
->cmask
[PCI_REVISION_ID
] = 0xff;
429 dev
->cmask
[PCI_CLASS_PROG
] = 0xff;
430 pci_set_word(dev
->cmask
+ PCI_CLASS_DEVICE
, 0xffff);
431 dev
->cmask
[PCI_HEADER_TYPE
] = 0xff;
432 dev
->cmask
[PCI_CAPABILITY_LIST
] = 0xff;
435 static void pci_init_wmask(PCIDevice
*dev
)
438 int config_size
= pci_config_size(dev
);
440 dev
->wmask
[PCI_CACHE_LINE_SIZE
] = 0xff;
441 dev
->wmask
[PCI_INTERRUPT_LINE
] = 0xff;
442 pci_set_word(dev
->wmask
+ PCI_COMMAND
,
443 PCI_COMMAND_IO
| PCI_COMMAND_MEMORY
| PCI_COMMAND_MASTER
);
444 for (i
= PCI_CONFIG_HEADER_SIZE
; i
< config_size
; ++i
)
445 dev
->wmask
[i
] = 0xff;
448 static void pci_init_wmask_bridge(PCIDevice
*d
)
450 /* PCI_PRIMARY_BUS, PCI_SECONDARY_BUS, PCI_SUBORDINATE_BUS and
451 PCI_SEC_LETENCY_TIMER */
452 memset(d
->wmask
+ PCI_PRIMARY_BUS
, 0xff, 4);
455 d
->wmask
[PCI_IO_BASE
] = PCI_IO_RANGE_MASK
& 0xff;
456 d
->wmask
[PCI_IO_LIMIT
] = PCI_IO_RANGE_MASK
& 0xff;
457 pci_set_word(d
->wmask
+ PCI_MEMORY_BASE
,
458 PCI_MEMORY_RANGE_MASK
& 0xffff);
459 pci_set_word(d
->wmask
+ PCI_MEMORY_LIMIT
,
460 PCI_MEMORY_RANGE_MASK
& 0xffff);
461 pci_set_word(d
->wmask
+ PCI_PREF_MEMORY_BASE
,
462 PCI_PREF_RANGE_MASK
& 0xffff);
463 pci_set_word(d
->wmask
+ PCI_PREF_MEMORY_LIMIT
,
464 PCI_PREF_RANGE_MASK
& 0xffff);
466 /* PCI_PREF_BASE_UPPER32 and PCI_PREF_LIMIT_UPPER32 */
467 memset(d
->wmask
+ PCI_PREF_BASE_UPPER32
, 0xff, 8);
469 pci_set_word(d
->wmask
+ PCI_BRIDGE_CONTROL
, 0xffff);
472 static void pci_config_alloc(PCIDevice
*pci_dev
)
474 int config_size
= pci_config_size(pci_dev
);
476 pci_dev
->config
= qemu_mallocz(config_size
);
477 pci_dev
->cmask
= qemu_mallocz(config_size
);
478 pci_dev
->wmask
= qemu_mallocz(config_size
);
479 pci_dev
->used
= qemu_mallocz(config_size
);
482 static void pci_config_free(PCIDevice
*pci_dev
)
484 qemu_free(pci_dev
->config
);
485 qemu_free(pci_dev
->cmask
);
486 qemu_free(pci_dev
->wmask
);
487 qemu_free(pci_dev
->used
);
490 /* -1 for devfn means auto assign */
491 static PCIDevice
*do_pci_register_device(PCIDevice
*pci_dev
, PCIBus
*bus
,
492 const char *name
, int devfn
,
493 PCIConfigReadFunc
*config_read
,
494 PCIConfigWriteFunc
*config_write
,
498 for(devfn
= bus
->devfn_min
; devfn
< 256; devfn
+= 8) {
499 if (!bus
->devices
[devfn
])
504 } else if (bus
->devices
[devfn
]) {
508 pci_dev
->devfn
= devfn
;
509 pstrcpy(pci_dev
->name
, sizeof(pci_dev
->name
), name
);
510 memset(pci_dev
->irq_state
, 0, sizeof(pci_dev
->irq_state
));
511 pci_config_alloc(pci_dev
);
513 header_type
&= ~PCI_HEADER_TYPE_MULTI_FUNCTION
;
514 if (header_type
== PCI_HEADER_TYPE_NORMAL
) {
515 pci_set_default_subsystem_id(pci_dev
);
517 pci_init_cmask(pci_dev
);
518 pci_init_wmask(pci_dev
);
519 if (header_type
== PCI_HEADER_TYPE_BRIDGE
) {
520 pci_init_wmask_bridge(pci_dev
);
524 config_read
= pci_default_read_config
;
526 config_write
= pci_default_write_config
;
527 pci_dev
->config_read
= config_read
;
528 pci_dev
->config_write
= config_write
;
529 bus
->devices
[devfn
] = pci_dev
;
530 pci_dev
->irq
= qemu_allocate_irqs(pci_set_irq
, pci_dev
, PCI_NUM_PINS
);
531 pci_dev
->version_id
= 2; /* Current pci device vmstate version */
535 PCIDevice
*pci_register_device(PCIBus
*bus
, const char *name
,
536 int instance_size
, int devfn
,
537 PCIConfigReadFunc
*config_read
,
538 PCIConfigWriteFunc
*config_write
)
542 pci_dev
= qemu_mallocz(instance_size
);
543 pci_dev
= do_pci_register_device(pci_dev
, bus
, name
, devfn
,
544 config_read
, config_write
,
545 PCI_HEADER_TYPE_NORMAL
);
548 static target_phys_addr_t
pci_to_cpu_addr(target_phys_addr_t addr
)
550 return addr
+ pci_mem_base
;
553 static void pci_unregister_io_regions(PCIDevice
*pci_dev
)
558 for(i
= 0; i
< PCI_NUM_REGIONS
; i
++) {
559 r
= &pci_dev
->io_regions
[i
];
560 if (!r
->size
|| r
->addr
== PCI_BAR_UNMAPPED
)
562 if (r
->type
== PCI_BASE_ADDRESS_SPACE_IO
) {
563 isa_unassign_ioport(r
->addr
, r
->filtered_size
);
565 cpu_register_physical_memory(pci_to_cpu_addr(r
->addr
),
572 static int pci_unregister_device(DeviceState
*dev
)
574 PCIDevice
*pci_dev
= DO_UPCAST(PCIDevice
, qdev
, dev
);
575 PCIDeviceInfo
*info
= DO_UPCAST(PCIDeviceInfo
, qdev
, dev
->info
);
579 ret
= info
->exit(pci_dev
);
583 pci_unregister_io_regions(pci_dev
);
585 qemu_free_irqs(pci_dev
->irq
);
586 pci_dev
->bus
->devices
[pci_dev
->devfn
] = NULL
;
587 pci_config_free(pci_dev
);
591 void pci_register_bar(PCIDevice
*pci_dev
, int region_num
,
592 pcibus_t size
, int type
,
593 PCIMapIORegionFunc
*map_func
)
599 if ((unsigned int)region_num
>= PCI_NUM_REGIONS
)
602 if (size
& (size
-1)) {
603 fprintf(stderr
, "ERROR: PCI region size must be pow2 "
604 "type=0x%x, size=0x%"FMT_PCIBUS
"\n", type
, size
);
608 r
= &pci_dev
->io_regions
[region_num
];
609 r
->addr
= PCI_BAR_UNMAPPED
;
611 r
->filtered_size
= size
;
613 r
->map_func
= map_func
;
616 addr
= pci_bar(pci_dev
, region_num
);
617 if (region_num
== PCI_ROM_SLOT
) {
618 /* ROM enable bit is writeable */
619 wmask
|= PCI_ROM_ADDRESS_ENABLE
;
621 pci_set_long(pci_dev
->config
+ addr
, type
);
622 if (!(r
->type
& PCI_BASE_ADDRESS_SPACE_IO
) &&
623 r
->type
& PCI_BASE_ADDRESS_MEM_TYPE_64
) {
624 pci_set_quad(pci_dev
->wmask
+ addr
, wmask
);
625 pci_set_quad(pci_dev
->cmask
+ addr
, ~0ULL);
627 pci_set_long(pci_dev
->wmask
+ addr
, wmask
& 0xffffffff);
628 pci_set_long(pci_dev
->cmask
+ addr
, 0xffffffff);
632 static uint32_t pci_config_get_io_base(PCIDevice
*d
,
633 uint32_t base
, uint32_t base_upper16
)
637 val
= ((uint32_t)d
->config
[base
] & PCI_IO_RANGE_MASK
) << 8;
638 if (d
->config
[base
] & PCI_IO_RANGE_TYPE_32
) {
639 val
|= (uint32_t)pci_get_word(d
->config
+ PCI_IO_BASE_UPPER16
) << 16;
644 static uint64_t pci_config_get_memory_base(PCIDevice
*d
, uint32_t base
)
646 return ((uint64_t)pci_get_word(d
->config
+ base
) & PCI_MEMORY_RANGE_MASK
)
650 static uint64_t pci_config_get_pref_base(PCIDevice
*d
,
651 uint32_t base
, uint32_t upper
)
654 val
= ((uint64_t)pci_get_word(d
->config
+ base
) &
655 PCI_PREF_RANGE_MASK
) << 16;
656 val
|= (uint64_t)pci_get_long(d
->config
+ upper
) << 32;
660 static pcibus_t
pci_bridge_get_base(PCIDevice
*bridge
, uint8_t type
)
663 if (type
& PCI_BASE_ADDRESS_SPACE_IO
) {
664 base
= pci_config_get_io_base(bridge
,
665 PCI_IO_BASE
, PCI_IO_BASE_UPPER16
);
667 if (type
& PCI_BASE_ADDRESS_MEM_PREFETCH
) {
668 base
= pci_config_get_pref_base(
669 bridge
, PCI_PREF_MEMORY_BASE
, PCI_PREF_BASE_UPPER32
);
671 base
= pci_config_get_memory_base(bridge
, PCI_MEMORY_BASE
);
678 static pcibus_t
pci_bridge_get_limit(PCIDevice
*bridge
, uint8_t type
)
681 if (type
& PCI_BASE_ADDRESS_SPACE_IO
) {
682 limit
= pci_config_get_io_base(bridge
,
683 PCI_IO_LIMIT
, PCI_IO_LIMIT_UPPER16
);
684 limit
|= 0xfff; /* PCI bridge spec 3.2.5.6. */
686 if (type
& PCI_BASE_ADDRESS_MEM_PREFETCH
) {
687 limit
= pci_config_get_pref_base(
688 bridge
, PCI_PREF_MEMORY_LIMIT
, PCI_PREF_LIMIT_UPPER32
);
690 limit
= pci_config_get_memory_base(bridge
, PCI_MEMORY_LIMIT
);
692 limit
|= 0xfffff; /* PCI bridge spec 3.2.5.{1, 8}. */
697 static void pci_bridge_filter(PCIDevice
*d
, pcibus_t
*addr
, pcibus_t
*size
,
700 pcibus_t base
= *addr
;
701 pcibus_t limit
= *addr
+ *size
- 1;
704 for (br
= d
->bus
->parent_dev
; br
; br
= br
->bus
->parent_dev
) {
705 uint16_t cmd
= pci_get_word(d
->config
+ PCI_COMMAND
);
707 if (type
& PCI_BASE_ADDRESS_SPACE_IO
) {
708 if (!(cmd
& PCI_COMMAND_IO
)) {
712 if (!(cmd
& PCI_COMMAND_MEMORY
)) {
717 base
= MAX(base
, pci_bridge_get_base(br
, type
));
718 limit
= MIN(limit
, pci_bridge_get_limit(br
, type
));
723 *addr
= PCI_BAR_UNMAPPED
;
727 *size
= limit
- base
+ 1;
731 static void pci_update_mappings(PCIDevice
*d
)
735 pcibus_t last_addr
, new_addr
;
736 pcibus_t filtered_size
;
738 cmd
= pci_get_word(d
->config
+ PCI_COMMAND
);
739 for(i
= 0; i
< PCI_NUM_REGIONS
; i
++) {
740 r
= &d
->io_regions
[i
];
742 /* this region isn't registered */
746 if (r
->type
& PCI_BASE_ADDRESS_SPACE_IO
) {
747 if (cmd
& PCI_COMMAND_IO
) {
748 new_addr
= pci_get_long(d
->config
+ pci_bar(d
, i
));
749 new_addr
= new_addr
& ~(r
->size
- 1);
750 last_addr
= new_addr
+ r
->size
- 1;
751 /* NOTE: we have only 64K ioports on PC */
752 if (last_addr
<= new_addr
|| new_addr
== 0 ||
753 last_addr
>= 0x10000) {
754 new_addr
= PCI_BAR_UNMAPPED
;
757 new_addr
= PCI_BAR_UNMAPPED
;
760 if (cmd
& PCI_COMMAND_MEMORY
) {
761 if (r
->type
& PCI_BASE_ADDRESS_MEM_TYPE_64
) {
762 new_addr
= pci_get_quad(d
->config
+ pci_bar(d
, i
));
764 new_addr
= pci_get_long(d
->config
+ pci_bar(d
, i
));
766 /* the ROM slot has a specific enable bit */
767 if (i
== PCI_ROM_SLOT
&& !(new_addr
& PCI_ROM_ADDRESS_ENABLE
))
769 new_addr
= new_addr
& ~(r
->size
- 1);
770 last_addr
= new_addr
+ r
->size
- 1;
771 /* NOTE: we do not support wrapping */
772 /* XXX: as we cannot support really dynamic
773 mappings, we handle specific values as invalid
775 if (last_addr
<= new_addr
|| new_addr
== 0 ||
776 last_addr
== PCI_BAR_UNMAPPED
||
778 /* Now pcibus_t is 64bit.
779 * Check if 32 bit BAR wrap around explicitly.
780 * Without this, PC ide doesn't work well.
781 * TODO: remove this work around.
783 (!(r
->type
& PCI_BASE_ADDRESS_MEM_TYPE_64
) &&
784 last_addr
>= UINT32_MAX
) ||
787 * OS is allowed to set BAR beyond its addressable
788 * bits. For example, 32 bit OS can set 64bit bar
791 last_addr
>= TARGET_PHYS_ADDR_MAX
) {
792 new_addr
= PCI_BAR_UNMAPPED
;
796 new_addr
= PCI_BAR_UNMAPPED
;
800 /* bridge filtering */
801 filtered_size
= r
->size
;
802 if (new_addr
!= PCI_BAR_UNMAPPED
) {
803 pci_bridge_filter(d
, &new_addr
, &filtered_size
, r
->type
);
806 /* This bar isn't changed */
807 if (new_addr
== r
->addr
&& filtered_size
== r
->filtered_size
)
810 /* now do the real mapping */
811 if (r
->addr
!= PCI_BAR_UNMAPPED
) {
812 if (r
->type
& PCI_BASE_ADDRESS_SPACE_IO
) {
814 /* NOTE: specific hack for IDE in PC case:
815 only one byte must be mapped. */
816 class = pci_get_word(d
->config
+ PCI_CLASS_DEVICE
);
817 if (class == 0x0101 && r
->size
== 4) {
818 isa_unassign_ioport(r
->addr
+ 2, 1);
820 isa_unassign_ioport(r
->addr
, r
->filtered_size
);
823 cpu_register_physical_memory(pci_to_cpu_addr(r
->addr
),
826 qemu_unregister_coalesced_mmio(r
->addr
, r
->filtered_size
);
830 r
->filtered_size
= filtered_size
;
831 if (r
->addr
!= PCI_BAR_UNMAPPED
) {
833 * TODO: currently almost all the map funcions assumes
834 * filtered_size == size and addr & ~(size - 1) == addr.
835 * However with bridge filtering, they aren't always true.
836 * Teach them such cases, such that filtered_size < size and
837 * addr & (size - 1) != 0.
839 r
->map_func(d
, i
, r
->addr
, r
->filtered_size
, r
->type
);
844 uint32_t pci_default_read_config(PCIDevice
*d
,
845 uint32_t address
, int len
)
848 assert(len
== 1 || len
== 2 || len
== 4);
849 len
= MIN(len
, pci_config_size(d
) - address
);
850 memcpy(&val
, d
->config
+ address
, len
);
851 return le32_to_cpu(val
);
854 void pci_default_write_config(PCIDevice
*d
, uint32_t addr
, uint32_t val
, int l
)
857 uint32_t config_size
= pci_config_size(d
);
859 for(i
= 0; i
< l
&& addr
< config_size
; val
>>= 8, ++i
, ++addr
) {
860 uint8_t wmask
= d
->wmask
[addr
];
861 d
->config
[addr
] = (d
->config
[addr
] & ~wmask
) | (val
& wmask
);
863 if (ranges_overlap(addr
, l
, PCI_BASE_ADDRESS_0
, 24) ||
864 ranges_overlap(addr
, l
, PCI_ROM_ADDRESS
, 4) ||
865 ranges_overlap(addr
, l
, PCI_ROM_ADDRESS1
, 4) ||
866 range_covers_byte(addr
, l
, PCI_COMMAND
))
867 pci_update_mappings(d
);
870 /***********************************************************/
871 /* generic PCI irq support */
873 /* 0 <= irq_num <= 3. level must be 0 or 1 */
874 static void pci_set_irq(void *opaque
, int irq_num
, int level
)
876 PCIDevice
*pci_dev
= opaque
;
880 change
= level
- pci_dev
->irq_state
[irq_num
];
884 pci_dev
->irq_state
[irq_num
] = level
;
887 irq_num
= bus
->map_irq(pci_dev
, irq_num
);
890 pci_dev
= bus
->parent_dev
;
892 bus
->irq_count
[irq_num
] += change
;
893 bus
->set_irq(bus
->irq_opaque
, irq_num
, bus
->irq_count
[irq_num
] != 0);
896 /***********************************************************/
897 /* monitor info on PCI */
904 static const pci_class_desc pci_class_descriptions
[] =
906 { 0x0100, "SCSI controller"},
907 { 0x0101, "IDE controller"},
908 { 0x0102, "Floppy controller"},
909 { 0x0103, "IPI controller"},
910 { 0x0104, "RAID controller"},
911 { 0x0106, "SATA controller"},
912 { 0x0107, "SAS controller"},
913 { 0x0180, "Storage controller"},
914 { 0x0200, "Ethernet controller"},
915 { 0x0201, "Token Ring controller"},
916 { 0x0202, "FDDI controller"},
917 { 0x0203, "ATM controller"},
918 { 0x0280, "Network controller"},
919 { 0x0300, "VGA controller"},
920 { 0x0301, "XGA controller"},
921 { 0x0302, "3D controller"},
922 { 0x0380, "Display controller"},
923 { 0x0400, "Video controller"},
924 { 0x0401, "Audio controller"},
926 { 0x0480, "Multimedia controller"},
927 { 0x0500, "RAM controller"},
928 { 0x0501, "Flash controller"},
929 { 0x0580, "Memory controller"},
930 { 0x0600, "Host bridge"},
931 { 0x0601, "ISA bridge"},
932 { 0x0602, "EISA bridge"},
933 { 0x0603, "MC bridge"},
934 { 0x0604, "PCI bridge"},
935 { 0x0605, "PCMCIA bridge"},
936 { 0x0606, "NUBUS bridge"},
937 { 0x0607, "CARDBUS bridge"},
938 { 0x0608, "RACEWAY bridge"},
940 { 0x0c03, "USB controller"},
944 static void pci_info_device(PCIBus
*bus
, PCIDevice
*d
)
946 Monitor
*mon
= cur_mon
;
949 const pci_class_desc
*desc
;
951 monitor_printf(mon
, " Bus %2d, device %3d, function %d:\n",
953 PCI_SLOT(d
->devfn
), PCI_FUNC(d
->devfn
));
954 class = pci_get_word(d
->config
+ PCI_CLASS_DEVICE
);
955 monitor_printf(mon
, " ");
956 desc
= pci_class_descriptions
;
957 while (desc
->desc
&& class != desc
->class)
960 monitor_printf(mon
, "%s", desc
->desc
);
962 monitor_printf(mon
, "Class %04x", class);
964 monitor_printf(mon
, ": PCI device %04x:%04x\n",
965 pci_get_word(d
->config
+ PCI_VENDOR_ID
),
966 pci_get_word(d
->config
+ PCI_DEVICE_ID
));
968 if (d
->config
[PCI_INTERRUPT_PIN
] != 0) {
969 monitor_printf(mon
, " IRQ %d.\n",
970 d
->config
[PCI_INTERRUPT_LINE
]);
972 if (class == 0x0604) {
973 monitor_printf(mon
, " BUS %d.\n", d
->config
[0x19]);
975 for(i
= 0;i
< PCI_NUM_REGIONS
; i
++) {
976 r
= &d
->io_regions
[i
];
978 monitor_printf(mon
, " BAR%d: ", i
);
979 if (r
->type
& PCI_BASE_ADDRESS_SPACE_IO
) {
980 monitor_printf(mon
, "I/O at 0x%04"FMT_PCIBUS
981 " [0x%04"FMT_PCIBUS
"].\n",
982 r
->addr
, r
->addr
+ r
->size
- 1);
984 const char *type
= r
->type
& PCI_BASE_ADDRESS_MEM_TYPE_64
?
986 const char *prefetch
=
987 r
->type
& PCI_BASE_ADDRESS_MEM_PREFETCH
?
988 " prefetchable" : "";
990 monitor_printf(mon
, "%s%s memory at 0x%08"FMT_PCIBUS
991 " [0x%08"FMT_PCIBUS
"].\n",
993 r
->addr
, r
->addr
+ r
->size
- 1);
997 monitor_printf(mon
, " id \"%s\"\n", d
->qdev
.id
? d
->qdev
.id
: "");
998 if (class == 0x0604 && d
->config
[0x19] != 0) {
999 pci_for_each_device(bus
, d
->config
[0x19], pci_info_device
);
1003 static void pci_for_each_device_under_bus(PCIBus
*bus
,
1004 void (*fn
)(PCIBus
*b
, PCIDevice
*d
))
1009 for(devfn
= 0; devfn
< 256; devfn
++) {
1010 d
= bus
->devices
[devfn
];
1016 void pci_for_each_device(PCIBus
*bus
, int bus_num
,
1017 void (*fn
)(PCIBus
*b
, PCIDevice
*d
))
1019 bus
= pci_find_bus(bus
, bus_num
);
1022 pci_for_each_device_under_bus(bus
, fn
);
1026 void pci_info(Monitor
*mon
)
1028 struct PCIHostBus
*host
;
1029 QLIST_FOREACH(host
, &host_buses
, next
) {
1030 pci_for_each_device(host
->bus
, 0, pci_info_device
);
1034 static const char * const pci_nic_models
[] = {
1046 static const char * const pci_nic_names
[] = {
1058 /* Initialize a PCI NIC. */
1059 /* FIXME callers should check for failure, but don't */
1060 PCIDevice
*pci_nic_init(NICInfo
*nd
, const char *default_model
,
1061 const char *default_devaddr
)
1063 const char *devaddr
= nd
->devaddr
? nd
->devaddr
: default_devaddr
;
1070 i
= qemu_find_nic_model(nd
, pci_nic_models
, default_model
);
1074 bus
= pci_get_bus_devfn(&devfn
, devaddr
);
1076 qemu_error("Invalid PCI device address %s for device %s\n",
1077 devaddr
, pci_nic_names
[i
]);
1081 pci_dev
= pci_create(bus
, devfn
, pci_nic_names
[i
]);
1082 dev
= &pci_dev
->qdev
;
1084 dev
->id
= qemu_strdup(nd
->name
);
1085 qdev_set_nic_properties(dev
, nd
);
1086 if (qdev_init(dev
) < 0)
1091 PCIDevice
*pci_nic_init_nofail(NICInfo
*nd
, const char *default_model
,
1092 const char *default_devaddr
)
1096 if (qemu_show_nic_models(nd
->model
, pci_nic_models
))
1099 res
= pci_nic_init(nd
, default_model
, default_devaddr
);
1113 static void pci_bridge_update_mappings_fn(PCIBus
*b
, PCIDevice
*d
)
1115 pci_update_mappings(d
);
1118 static void pci_bridge_update_mappings(PCIBus
*b
)
1122 pci_for_each_device_under_bus(b
, pci_bridge_update_mappings_fn
);
1124 QLIST_FOREACH(child
, &b
->child
, sibling
) {
1125 pci_bridge_update_mappings(child
);
1129 static void pci_bridge_write_config(PCIDevice
*d
,
1130 uint32_t address
, uint32_t val
, int len
)
1132 pci_default_write_config(d
, address
, val
, len
);
1134 if (/* io base/limit */
1135 ranges_overlap(address
, len
, PCI_IO_BASE
, 2) ||
1137 /* memory base/limit, prefetchable base/limit and
1138 io base/limit upper 16 */
1139 ranges_overlap(address
, len
, PCI_MEMORY_BASE
, 20)) {
1140 pci_bridge_update_mappings(d
->bus
);
1144 PCIBus
*pci_find_bus(PCIBus
*bus
, int bus_num
)
1151 if (pci_bus_num(bus
) == bus_num
) {
1156 QLIST_FOREACH(sec
, &bus
->child
, sibling
) {
1157 if (pci_bus_num(sec
) <= bus_num
&& bus_num
<= pci_sub_bus(sec
)) {
1158 return pci_find_bus(sec
, bus_num
);
1165 PCIDevice
*pci_find_device(PCIBus
*bus
, int bus_num
, int slot
, int function
)
1167 bus
= pci_find_bus(bus
, bus_num
);
1172 return bus
->devices
[PCI_DEVFN(slot
, function
)];
1175 static int pci_bridge_initfn(PCIDevice
*dev
)
1177 PCIBridge
*s
= DO_UPCAST(PCIBridge
, dev
, dev
);
1179 pci_config_set_vendor_id(s
->dev
.config
, s
->vid
);
1180 pci_config_set_device_id(s
->dev
.config
, s
->did
);
1182 /* TODO: intial value
1184 * According to PCI bridge spec, after reset
1185 * bus master bit is off
1186 * memory space enable bit is off
1187 * According to manual (805-1251.pdf).(See abp_pbi.c for its links.)
1188 * the reset value should be zero unless the boot pin is tied high
1189 * (which is tru) and thus it should be PCI_COMMAND_MEMORY.
1191 * For now, don't touch the value.
1192 * Later command register will be set to zero and apb_pci.c will
1193 * override the value.
1194 * Same for latency timer, and multi function bit of header type.
1196 pci_set_word(dev
->config
+ PCI_COMMAND
,
1197 PCI_COMMAND_MEMORY
| PCI_COMMAND_MASTER
);
1199 pci_set_word(dev
->config
+ PCI_STATUS
,
1200 PCI_STATUS_66MHZ
| PCI_STATUS_FAST_BACK
);
1201 pci_config_set_class(dev
->config
, PCI_CLASS_BRIDGE_PCI
);
1202 dev
->config
[PCI_LATENCY_TIMER
] = 0x10;
1203 dev
->config
[PCI_HEADER_TYPE
] =
1204 PCI_HEADER_TYPE_MULTI_FUNCTION
| PCI_HEADER_TYPE_BRIDGE
;
1205 pci_set_word(dev
->config
+ PCI_SEC_STATUS
,
1206 PCI_STATUS_66MHZ
| PCI_STATUS_FAST_BACK
);
1210 static int pci_bridge_exitfn(PCIDevice
*pci_dev
)
1212 PCIBridge
*s
= DO_UPCAST(PCIBridge
, dev
, pci_dev
);
1213 PCIBus
*bus
= &s
->bus
;
1214 pci_unregister_secondary_bus(bus
);
1218 PCIBus
*pci_bridge_init(PCIBus
*bus
, int devfn
, uint16_t vid
, uint16_t did
,
1219 pci_map_irq_fn map_irq
, const char *name
)
1224 dev
= pci_create(bus
, devfn
, "pci-bridge");
1225 qdev_prop_set_uint32(&dev
->qdev
, "vendorid", vid
);
1226 qdev_prop_set_uint32(&dev
->qdev
, "deviceid", did
);
1227 qdev_init_nofail(&dev
->qdev
);
1229 s
= DO_UPCAST(PCIBridge
, dev
, dev
);
1230 pci_register_secondary_bus(bus
, &s
->bus
, &s
->dev
, map_irq
, name
);
1234 static int pci_qdev_init(DeviceState
*qdev
, DeviceInfo
*base
)
1236 PCIDevice
*pci_dev
= (PCIDevice
*)qdev
;
1237 PCIDeviceInfo
*info
= container_of(base
, PCIDeviceInfo
, qdev
);
1241 /* initialize cap_present for pci_is_express() and pci_config_size() */
1242 if (info
->is_express
) {
1243 pci_dev
->cap_present
|= QEMU_PCI_CAP_EXPRESS
;
1246 bus
= FROM_QBUS(PCIBus
, qdev_get_parent_bus(qdev
));
1247 devfn
= pci_dev
->devfn
;
1248 pci_dev
= do_pci_register_device(pci_dev
, bus
, base
->name
, devfn
,
1249 info
->config_read
, info
->config_write
,
1252 rc
= info
->init(pci_dev
);
1255 if (qdev
->hotplugged
)
1256 bus
->hotplug(pci_dev
, 1);
1260 static int pci_unplug_device(DeviceState
*qdev
)
1262 PCIDevice
*dev
= DO_UPCAST(PCIDevice
, qdev
, qdev
);
1264 dev
->bus
->hotplug(dev
, 0);
1268 void pci_qdev_register(PCIDeviceInfo
*info
)
1270 info
->qdev
.init
= pci_qdev_init
;
1271 info
->qdev
.unplug
= pci_unplug_device
;
1272 info
->qdev
.exit
= pci_unregister_device
;
1273 info
->qdev
.bus_info
= &pci_bus_info
;
1274 qdev_register(&info
->qdev
);
1277 void pci_qdev_register_many(PCIDeviceInfo
*info
)
1279 while (info
->qdev
.name
) {
1280 pci_qdev_register(info
);
1285 PCIDevice
*pci_create(PCIBus
*bus
, int devfn
, const char *name
)
1289 dev
= qdev_create(&bus
->qbus
, name
);
1290 qdev_prop_set_uint32(dev
, "addr", devfn
);
1291 return DO_UPCAST(PCIDevice
, qdev
, dev
);
1294 PCIDevice
*pci_create_simple(PCIBus
*bus
, int devfn
, const char *name
)
1296 PCIDevice
*dev
= pci_create(bus
, devfn
, name
);
1297 qdev_init_nofail(&dev
->qdev
);
1301 static int pci_find_space(PCIDevice
*pdev
, uint8_t size
)
1303 int config_size
= pci_config_size(pdev
);
1304 int offset
= PCI_CONFIG_HEADER_SIZE
;
1306 for (i
= PCI_CONFIG_HEADER_SIZE
; i
< config_size
; ++i
)
1309 else if (i
- offset
+ 1 == size
)
1314 static uint8_t pci_find_capability_list(PCIDevice
*pdev
, uint8_t cap_id
,
1319 if (!(pdev
->config
[PCI_STATUS
] & PCI_STATUS_CAP_LIST
))
1322 for (prev
= PCI_CAPABILITY_LIST
; (next
= pdev
->config
[prev
]);
1323 prev
= next
+ PCI_CAP_LIST_NEXT
)
1324 if (pdev
->config
[next
+ PCI_CAP_LIST_ID
] == cap_id
)
1332 /* Reserve space and add capability to the linked list in pci config space */
1333 int pci_add_capability(PCIDevice
*pdev
, uint8_t cap_id
, uint8_t size
)
1335 uint8_t offset
= pci_find_space(pdev
, size
);
1336 uint8_t *config
= pdev
->config
+ offset
;
1339 config
[PCI_CAP_LIST_ID
] = cap_id
;
1340 config
[PCI_CAP_LIST_NEXT
] = pdev
->config
[PCI_CAPABILITY_LIST
];
1341 pdev
->config
[PCI_CAPABILITY_LIST
] = offset
;
1342 pdev
->config
[PCI_STATUS
] |= PCI_STATUS_CAP_LIST
;
1343 memset(pdev
->used
+ offset
, 0xFF, size
);
1344 /* Make capability read-only by default */
1345 memset(pdev
->wmask
+ offset
, 0, size
);
1346 /* Check capability by default */
1347 memset(pdev
->cmask
+ offset
, 0xFF, size
);
1351 /* Unlink capability from the pci config space. */
1352 void pci_del_capability(PCIDevice
*pdev
, uint8_t cap_id
, uint8_t size
)
1354 uint8_t prev
, offset
= pci_find_capability_list(pdev
, cap_id
, &prev
);
1357 pdev
->config
[prev
] = pdev
->config
[offset
+ PCI_CAP_LIST_NEXT
];
1358 /* Make capability writeable again */
1359 memset(pdev
->wmask
+ offset
, 0xff, size
);
1360 /* Clear cmask as device-specific registers can't be checked */
1361 memset(pdev
->cmask
+ offset
, 0, size
);
1362 memset(pdev
->used
+ offset
, 0, size
);
1364 if (!pdev
->config
[PCI_CAPABILITY_LIST
])
1365 pdev
->config
[PCI_STATUS
] &= ~PCI_STATUS_CAP_LIST
;
1368 /* Reserve space for capability at a known offset (to call after load). */
1369 void pci_reserve_capability(PCIDevice
*pdev
, uint8_t offset
, uint8_t size
)
1371 memset(pdev
->used
+ offset
, 0xff, size
);
1374 uint8_t pci_find_capability(PCIDevice
*pdev
, uint8_t cap_id
)
1376 return pci_find_capability_list(pdev
, cap_id
, NULL
);
1379 static void pcibus_dev_print(Monitor
*mon
, DeviceState
*dev
, int indent
)
1381 PCIDevice
*d
= (PCIDevice
*)dev
;
1382 const pci_class_desc
*desc
;
1387 class = pci_get_word(d
->config
+ PCI_CLASS_DEVICE
);
1388 desc
= pci_class_descriptions
;
1389 while (desc
->desc
&& class != desc
->class)
1392 snprintf(ctxt
, sizeof(ctxt
), "%s", desc
->desc
);
1394 snprintf(ctxt
, sizeof(ctxt
), "Class %04x", class);
1397 monitor_printf(mon
, "%*sclass %s, addr %02x:%02x.%x, "
1398 "pci id %04x:%04x (sub %04x:%04x)\n",
1400 d
->config
[PCI_SECONDARY_BUS
],
1401 PCI_SLOT(d
->devfn
), PCI_FUNC(d
->devfn
),
1402 pci_get_word(d
->config
+ PCI_VENDOR_ID
),
1403 pci_get_word(d
->config
+ PCI_DEVICE_ID
),
1404 pci_get_word(d
->config
+ PCI_SUBSYSTEM_VENDOR_ID
),
1405 pci_get_word(d
->config
+ PCI_SUBSYSTEM_ID
));
1406 for (i
= 0; i
< PCI_NUM_REGIONS
; i
++) {
1407 r
= &d
->io_regions
[i
];
1410 monitor_printf(mon
, "%*sbar %d: %s at 0x%"FMT_PCIBUS
1411 " [0x%"FMT_PCIBUS
"]\n",
1413 i
, r
->type
& PCI_BASE_ADDRESS_SPACE_IO
? "i/o" : "mem",
1414 r
->addr
, r
->addr
+ r
->size
- 1);
1418 static PCIDeviceInfo bridge_info
= {
1419 .qdev
.name
= "pci-bridge",
1420 .qdev
.size
= sizeof(PCIBridge
),
1421 .init
= pci_bridge_initfn
,
1422 .exit
= pci_bridge_exitfn
,
1423 .config_write
= pci_bridge_write_config
,
1424 .qdev
.props
= (Property
[]) {
1425 DEFINE_PROP_HEX32("vendorid", PCIBridge
, vid
, 0),
1426 DEFINE_PROP_HEX32("deviceid", PCIBridge
, did
, 0),
1427 DEFINE_PROP_END_OF_LIST(),
1431 static void pci_register_devices(void)
1433 pci_qdev_register(&bridge_info
);
1436 device_init(pci_register_devices
)