Prepare for SDCC 4.5.0 release.
[sdcc.git] / sdcc / device / non-free / lib / pic16 / libdev / pic18f85k22.c
blobb3bb04a85c84490ed2f22c3a39ced88cd6215baf
1 /*
2 * This definitions of the PIC18F85K22 MCU.
4 * This file is part of the GNU PIC library for SDCC, originally
5 * created by Molnar Karoly <molnarkaroly@users.sf.net> 2016.
7 * This file is generated automatically by the cinc2h.pl, 2016-04-13 17:23:37 UTC.
9 * SDCC is licensed under the GNU Public license (GPL) v2. Note that
10 * this license covers the code to the compiler and other executables,
11 * but explicitly does not cover any code or objects generated by sdcc.
13 * For pic device libraries and header files which are derived from
14 * Microchip header (.inc) and linker script (.lkr) files Microchip
15 * requires that "The header files should state that they are only to be
16 * used with authentic Microchip devices" which makes them incompatible
17 * with the GPL. Pic device libraries and header files are located at
18 * non-free/lib and non-free/include directories respectively.
19 * Sdcc should be run with the --use-non-free command line option in
20 * order to include non-free header files and libraries.
22 * See http://sdcc.sourceforge.net/ for the latest information on sdcc.
25 #include <pic18f85k22.h>
27 //==============================================================================
29 __at(0x0F16) __sfr PMD3;
30 __at(0x0F16) volatile __PMD3bits_t PMD3bits;
32 __at(0x0F17) __sfr PMD2;
33 __at(0x0F17) volatile __PMD2bits_t PMD2bits;
35 __at(0x0F18) __sfr PMD1;
36 __at(0x0F18) volatile __PMD1bits_t PMD1bits;
38 __at(0x0F19) __sfr PMD0;
39 __at(0x0F19) volatile __PMD0bits_t PMD0bits;
41 __at(0x0F1A) __sfr PSTR3CON;
42 __at(0x0F1A) volatile __PSTR3CONbits_t PSTR3CONbits;
44 __at(0x0F1B) __sfr PSTR2CON;
45 __at(0x0F1B) volatile __PSTR2CONbits_t PSTR2CONbits;
47 __at(0x0F1C) __sfr TXREG2;
49 __at(0x0F1D) __sfr RCREG2;
51 __at(0x0F1E) __sfr SPBRG2;
53 __at(0x0F1F) __sfr SPBRGH2;
55 __at(0x0F20) __sfr BAUDCON2;
56 __at(0x0F20) volatile __BAUDCON2bits_t BAUDCON2bits;
58 __at(0x0F21) __sfr TXSTA2;
59 __at(0x0F21) volatile __TXSTA2bits_t TXSTA2bits;
61 __at(0x0F22) __sfr RCSTA2;
62 __at(0x0F22) volatile __RCSTA2bits_t RCSTA2bits;
64 __at(0x0F23) __sfr ANCON2;
65 __at(0x0F23) volatile __ANCON2bits_t ANCON2bits;
67 __at(0x0F24) __sfr ANCON1;
68 __at(0x0F24) volatile __ANCON1bits_t ANCON1bits;
70 __at(0x0F25) __sfr ANCON0;
71 __at(0x0F25) volatile __ANCON0bits_t ANCON0bits;
73 __at(0x0F26) __sfr MEMCON;
74 __at(0x0F26) volatile __MEMCONbits_t MEMCONbits;
76 __at(0x0F27) __sfr ODCON3;
77 __at(0x0F27) volatile __ODCON3bits_t ODCON3bits;
79 __at(0x0F28) __sfr ODCON2;
80 __at(0x0F28) volatile __ODCON2bits_t ODCON2bits;
82 __at(0x0F29) __sfr ODCON1;
83 __at(0x0F29) volatile __ODCON1bits_t ODCON1bits;
85 __at(0x0F2A) __sfr REFOCON;
86 __at(0x0F2A) volatile __REFOCONbits_t REFOCONbits;
88 __at(0x0F2B) __sfr CCPTMRS2;
89 __at(0x0F2B) volatile __CCPTMRS2bits_t CCPTMRS2bits;
91 __at(0x0F2C) __sfr CCPTMRS1;
92 __at(0x0F2C) volatile __CCPTMRS1bits_t CCPTMRS1bits;
94 __at(0x0F2D) __sfr CCPTMRS0;
95 __at(0x0F2D) volatile __CCPTMRS0bits_t CCPTMRS0bits;
97 __at(0x0F2E) __sfr CM3CON;
98 __at(0x0F2E) volatile __CM3CONbits_t CM3CONbits;
100 __at(0x0F2E) __sfr CM3CON1;
101 __at(0x0F2E) volatile __CM3CON1bits_t CM3CON1bits;
103 __at(0x0F2F) __sfr CM2CON;
104 __at(0x0F2F) volatile __CM2CONbits_t CM2CONbits;
106 __at(0x0F2F) __sfr CM2CON1;
107 __at(0x0F2F) volatile __CM2CON1bits_t CM2CON1bits;
109 __at(0x0F36) __sfr T8CON;
110 __at(0x0F36) volatile __T8CONbits_t T8CONbits;
112 __at(0x0F37) __sfr PR8;
114 __at(0x0F38) __sfr TMR8;
116 __at(0x0F39) __sfr T6CON;
117 __at(0x0F39) volatile __T6CONbits_t T6CONbits;
119 __at(0x0F3A) __sfr PR6;
121 __at(0x0F3B) __sfr TMR6;
123 __at(0x0F46) __sfr CCP8CON;
124 __at(0x0F46) volatile __CCP8CONbits_t CCP8CONbits;
126 __at(0x0F47) __sfr CCPR8;
128 __at(0x0F47) __sfr CCPR8L;
130 __at(0x0F48) __sfr CCPR8H;
132 __at(0x0F49) __sfr CCP3CON;
133 __at(0x0F49) volatile __CCP3CONbits_t CCP3CONbits;
135 __at(0x0F4A) __sfr CCPR3;
137 __at(0x0F4A) __sfr CCPR3L;
139 __at(0x0F4B) __sfr CCPR3H;
141 __at(0x0F4C) __sfr ECCP3DEL;
142 __at(0x0F4C) volatile __ECCP3DELbits_t ECCP3DELbits;
144 __at(0x0F4D) __sfr ECCP3AS;
145 __at(0x0F4D) volatile __ECCP3ASbits_t ECCP3ASbits;
147 __at(0x0F4E) __sfr CCP2CON;
148 __at(0x0F4E) volatile __CCP2CONbits_t CCP2CONbits;
150 __at(0x0F4E) __sfr ECCP2CON;
151 __at(0x0F4E) volatile __ECCP2CONbits_t ECCP2CONbits;
153 __at(0x0F4F) __sfr CCPR2;
155 __at(0x0F4F) __sfr CCPR2L;
157 __at(0x0F50) __sfr CCPR2H;
159 __at(0x0F51) __sfr ECCP2DEL;
160 __at(0x0F51) volatile __ECCP2DELbits_t ECCP2DELbits;
162 __at(0x0F51) __sfr PWM2CON;
163 __at(0x0F51) volatile __PWM2CONbits_t PWM2CONbits;
165 __at(0x0F52) __sfr ECCP2AS;
166 __at(0x0F52) volatile __ECCP2ASbits_t ECCP2ASbits;
168 __at(0x0F53) __sfr PADCFG1;
169 __at(0x0F53) volatile __PADCFG1bits_t PADCFG1bits;
171 __at(0x0F54) __sfr CM1CON;
172 __at(0x0F54) volatile __CM1CONbits_t CM1CONbits;
174 __at(0x0F54) __sfr CM1CON1;
175 __at(0x0F54) volatile __CM1CON1bits_t CM1CON1bits;
177 __at(0x0F55) __sfr CTMUICON;
178 __at(0x0F55) volatile __CTMUICONbits_t CTMUICONbits;
180 __at(0x0F56) __sfr CTMUCONL;
181 __at(0x0F56) volatile __CTMUCONLbits_t CTMUCONLbits;
183 __at(0x0F57) __sfr CTMUCONH;
184 __at(0x0F57) volatile __CTMUCONHbits_t CTMUCONHbits;
186 __at(0x0F58) __sfr ALRMVAL;
188 __at(0x0F58) __sfr ALRMVALL;
190 __at(0x0F59) __sfr ALRMVALH;
192 __at(0x0F5A) __sfr ALRMRPT;
193 __at(0x0F5A) volatile __ALRMRPTbits_t ALRMRPTbits;
195 __at(0x0F5B) __sfr ALRMCFG;
196 __at(0x0F5B) volatile __ALRMCFGbits_t ALRMCFGbits;
198 __at(0x0F5C) __sfr RTCVAL;
200 __at(0x0F5C) __sfr RTCVALL;
202 __at(0x0F5D) __sfr RTCVALH;
204 __at(0x0F5E) __sfr RTCCAL;
205 __at(0x0F5E) volatile __RTCCALbits_t RTCCALbits;
207 __at(0x0F5F) __sfr RTCCFG;
208 __at(0x0F5F) volatile __RTCCFGbits_t RTCCFGbits;
210 __at(0x0F60) __sfr PIE6;
211 __at(0x0F60) volatile __PIE6bits_t PIE6bits;
213 __at(0x0F61) __sfr EEDATA;
215 __at(0x0F62) __sfr EEADR;
217 __at(0x0F63) __sfr EEADRH;
219 __at(0x0F64) __sfr OSCCON2;
220 __at(0x0F64) volatile __OSCCON2bits_t OSCCON2bits;
222 __at(0x0F65) __sfr BAUDCON;
223 __at(0x0F65) volatile __BAUDCONbits_t BAUDCONbits;
225 __at(0x0F65) __sfr BAUDCON1;
226 __at(0x0F65) volatile __BAUDCON1bits_t BAUDCON1bits;
228 __at(0x0F65) __sfr BAUDCTL;
229 __at(0x0F65) volatile __BAUDCTLbits_t BAUDCTLbits;
231 __at(0x0F66) __sfr SSP2CON2;
232 __at(0x0F66) volatile __SSP2CON2bits_t SSP2CON2bits;
234 __at(0x0F67) __sfr SSP2CON1;
235 __at(0x0F67) volatile __SSP2CON1bits_t SSP2CON1bits;
237 __at(0x0F68) __sfr SSP2STAT;
238 __at(0x0F68) volatile __SSP2STATbits_t SSP2STATbits;
240 __at(0x0F69) __sfr SSP2ADD;
242 __at(0x0F69) __sfr SSP2MSK;
243 __at(0x0F69) volatile __SSP2MSKbits_t SSP2MSKbits;
245 __at(0x0F6A) __sfr SSP2BUF;
247 __at(0x0F6B) __sfr T4CON;
248 __at(0x0F6B) volatile __T4CONbits_t T4CONbits;
250 __at(0x0F6C) __sfr PR4;
252 __at(0x0F6D) __sfr TMR4;
254 __at(0x0F6E) __sfr CCP7CON;
255 __at(0x0F6E) volatile __CCP7CONbits_t CCP7CONbits;
257 __at(0x0F6F) __sfr CCPR7;
259 __at(0x0F6F) __sfr CCPR7L;
261 __at(0x0F70) __sfr CCPR7H;
263 __at(0x0F71) __sfr CCP6CON;
264 __at(0x0F71) volatile __CCP6CONbits_t CCP6CONbits;
266 __at(0x0F72) __sfr CCPR6;
268 __at(0x0F72) __sfr CCPR6L;
270 __at(0x0F73) __sfr CCPR6H;
272 __at(0x0F74) __sfr CCP5CON;
273 __at(0x0F74) volatile __CCP5CONbits_t CCP5CONbits;
275 __at(0x0F75) __sfr CCPR5;
277 __at(0x0F75) __sfr CCPR5L;
279 __at(0x0F76) __sfr CCPR5H;
281 __at(0x0F77) __sfr CCP4CON;
282 __at(0x0F77) volatile __CCP4CONbits_t CCP4CONbits;
284 __at(0x0F78) __sfr CCPR4;
286 __at(0x0F78) __sfr CCPR4L;
288 __at(0x0F79) __sfr CCPR4H;
290 __at(0x0F7A) __sfr T5GCON;
291 __at(0x0F7A) volatile __T5GCONbits_t T5GCONbits;
293 __at(0x0F7B) __sfr T5CON;
294 __at(0x0F7B) volatile __T5CONbits_t T5CONbits;
296 __at(0x0F7C) __sfr TMR5;
298 __at(0x0F7C) __sfr TMR5L;
300 __at(0x0F7D) __sfr TMR5H;
302 __at(0x0F7E) __sfr EECON2;
304 __at(0x0F7F) __sfr EECON1;
305 __at(0x0F7F) volatile __EECON1bits_t EECON1bits;
307 __at(0x0F80) __sfr PORTA;
308 __at(0x0F80) volatile __PORTAbits_t PORTAbits;
310 __at(0x0F81) __sfr PORTB;
311 __at(0x0F81) volatile __PORTBbits_t PORTBbits;
313 __at(0x0F82) __sfr PORTC;
314 __at(0x0F82) volatile __PORTCbits_t PORTCbits;
316 __at(0x0F83) __sfr PORTD;
317 __at(0x0F83) volatile __PORTDbits_t PORTDbits;
319 __at(0x0F84) __sfr PORTE;
320 __at(0x0F84) volatile __PORTEbits_t PORTEbits;
322 __at(0x0F85) __sfr PORTF;
323 __at(0x0F85) volatile __PORTFbits_t PORTFbits;
325 __at(0x0F86) __sfr PORTG;
326 __at(0x0F86) volatile __PORTGbits_t PORTGbits;
328 __at(0x0F87) __sfr PORTH;
329 __at(0x0F87) volatile __PORTHbits_t PORTHbits;
331 __at(0x0F88) __sfr PORTJ;
332 __at(0x0F88) volatile __PORTJbits_t PORTJbits;
334 __at(0x0F89) __sfr LATA;
335 __at(0x0F89) volatile __LATAbits_t LATAbits;
337 __at(0x0F8A) __sfr LATB;
338 __at(0x0F8A) volatile __LATBbits_t LATBbits;
340 __at(0x0F8B) __sfr LATC;
341 __at(0x0F8B) volatile __LATCbits_t LATCbits;
343 __at(0x0F8C) __sfr LATD;
344 __at(0x0F8C) volatile __LATDbits_t LATDbits;
346 __at(0x0F8D) __sfr LATE;
347 __at(0x0F8D) volatile __LATEbits_t LATEbits;
349 __at(0x0F8E) __sfr LATF;
350 __at(0x0F8E) volatile __LATFbits_t LATFbits;
352 __at(0x0F8F) __sfr LATG;
353 __at(0x0F8F) volatile __LATGbits_t LATGbits;
355 __at(0x0F90) __sfr LATH;
356 __at(0x0F90) volatile __LATHbits_t LATHbits;
358 __at(0x0F91) __sfr LATJ;
359 __at(0x0F91) volatile __LATJbits_t LATJbits;
361 __at(0x0F92) __sfr TRISA;
362 __at(0x0F92) volatile __TRISAbits_t TRISAbits;
364 __at(0x0F93) __sfr TRISB;
365 __at(0x0F93) volatile __TRISBbits_t TRISBbits;
367 __at(0x0F94) __sfr TRISC;
368 __at(0x0F94) volatile __TRISCbits_t TRISCbits;
370 __at(0x0F95) __sfr TRISD;
371 __at(0x0F95) volatile __TRISDbits_t TRISDbits;
373 __at(0x0F96) __sfr TRISE;
374 __at(0x0F96) volatile __TRISEbits_t TRISEbits;
376 __at(0x0F97) __sfr TRISF;
377 __at(0x0F97) volatile __TRISFbits_t TRISFbits;
379 __at(0x0F98) __sfr TRISG;
380 __at(0x0F98) volatile __TRISGbits_t TRISGbits;
382 __at(0x0F99) __sfr TRISH;
383 __at(0x0F99) volatile __TRISHbits_t TRISHbits;
385 __at(0x0F9A) __sfr TRISJ;
386 __at(0x0F9A) volatile __TRISJbits_t TRISJbits;
388 __at(0x0F9B) __sfr OSCTUNE;
389 __at(0x0F9B) volatile __OSCTUNEbits_t OSCTUNEbits;
391 __at(0x0F9C) __sfr PSTR1CON;
392 __at(0x0F9C) volatile __PSTR1CONbits_t PSTR1CONbits;
394 __at(0x0F9D) __sfr PIE1;
395 __at(0x0F9D) volatile __PIE1bits_t PIE1bits;
397 __at(0x0F9E) __sfr PIR1;
398 __at(0x0F9E) volatile __PIR1bits_t PIR1bits;
400 __at(0x0F9F) __sfr IPR1;
401 __at(0x0F9F) volatile __IPR1bits_t IPR1bits;
403 __at(0x0FA0) __sfr PIE2;
404 __at(0x0FA0) volatile __PIE2bits_t PIE2bits;
406 __at(0x0FA1) __sfr PIR2;
407 __at(0x0FA1) volatile __PIR2bits_t PIR2bits;
409 __at(0x0FA2) __sfr IPR2;
410 __at(0x0FA2) volatile __IPR2bits_t IPR2bits;
412 __at(0x0FA3) __sfr PIE3;
413 __at(0x0FA3) volatile __PIE3bits_t PIE3bits;
415 __at(0x0FA4) __sfr PIR3;
416 __at(0x0FA4) volatile __PIR3bits_t PIR3bits;
418 __at(0x0FA5) __sfr IPR3;
419 __at(0x0FA5) volatile __IPR3bits_t IPR3bits;
421 __at(0x0FA6) __sfr PIR6;
422 __at(0x0FA6) volatile __PIR6bits_t PIR6bits;
424 __at(0x0FA7) __sfr PSPCON;
425 __at(0x0FA7) volatile __PSPCONbits_t PSPCONbits;
427 __at(0x0FA8) __sfr HLVDCON;
428 __at(0x0FA8) volatile __HLVDCONbits_t HLVDCONbits;
430 __at(0x0FA9) __sfr IPR6;
431 __at(0x0FA9) volatile __IPR6bits_t IPR6bits;
433 __at(0x0FAA) __sfr T1GCON;
434 __at(0x0FAA) volatile __T1GCONbits_t T1GCONbits;
436 __at(0x0FAB) __sfr RCSTA;
437 __at(0x0FAB) volatile __RCSTAbits_t RCSTAbits;
439 __at(0x0FAB) __sfr RCSTA1;
440 __at(0x0FAB) volatile __RCSTA1bits_t RCSTA1bits;
442 __at(0x0FAC) __sfr TXSTA;
443 __at(0x0FAC) volatile __TXSTAbits_t TXSTAbits;
445 __at(0x0FAC) __sfr TXSTA1;
446 __at(0x0FAC) volatile __TXSTA1bits_t TXSTA1bits;
448 __at(0x0FAD) __sfr TXREG;
450 __at(0x0FAD) __sfr TXREG1;
452 __at(0x0FAE) __sfr RCREG;
454 __at(0x0FAE) __sfr RCREG1;
456 __at(0x0FAF) __sfr SPBRG;
458 __at(0x0FAF) __sfr SPBRG1;
460 __at(0x0FB0) __sfr T3GCON;
461 __at(0x0FB0) volatile __T3GCONbits_t T3GCONbits;
463 __at(0x0FB1) __sfr T3CON;
464 __at(0x0FB1) volatile __T3CONbits_t T3CONbits;
466 __at(0x0FB2) __sfr TMR3;
468 __at(0x0FB2) __sfr TMR3L;
470 __at(0x0FB3) __sfr TMR3H;
472 __at(0x0FB4) __sfr CMSTAT;
473 __at(0x0FB4) volatile __CMSTATbits_t CMSTATbits;
475 __at(0x0FB4) __sfr CMSTATUS;
476 __at(0x0FB4) volatile __CMSTATUSbits_t CMSTATUSbits;
478 __at(0x0FB5) __sfr CVRCON;
479 __at(0x0FB5) volatile __CVRCONbits_t CVRCONbits;
481 __at(0x0FB6) __sfr PIE4;
482 __at(0x0FB6) volatile __PIE4bits_t PIE4bits;
484 __at(0x0FB7) __sfr PIR4;
485 __at(0x0FB7) volatile __PIR4bits_t PIR4bits;
487 __at(0x0FB8) __sfr IPR4;
488 __at(0x0FB8) volatile __IPR4bits_t IPR4bits;
490 __at(0x0FB9) __sfr PIE5;
491 __at(0x0FB9) volatile __PIE5bits_t PIE5bits;
493 __at(0x0FBA) __sfr PIR5;
494 __at(0x0FBA) volatile __PIR5bits_t PIR5bits;
496 __at(0x0FBB) __sfr CCP1CON;
497 __at(0x0FBB) volatile __CCP1CONbits_t CCP1CONbits;
499 __at(0x0FBB) __sfr ECCP1CON;
500 __at(0x0FBB) volatile __ECCP1CONbits_t ECCP1CONbits;
502 __at(0x0FBC) __sfr CCPR1;
504 __at(0x0FBC) __sfr CCPR1L;
506 __at(0x0FBD) __sfr CCPR1H;
508 __at(0x0FBE) __sfr ECCP1DEL;
509 __at(0x0FBE) volatile __ECCP1DELbits_t ECCP1DELbits;
511 __at(0x0FBE) __sfr PWM1CON;
512 __at(0x0FBE) volatile __PWM1CONbits_t PWM1CONbits;
514 __at(0x0FBF) __sfr ECCP1AS;
515 __at(0x0FBF) volatile __ECCP1ASbits_t ECCP1ASbits;
517 __at(0x0FC0) __sfr ADCON2;
518 __at(0x0FC0) volatile __ADCON2bits_t ADCON2bits;
520 __at(0x0FC1) __sfr ADCON1;
521 __at(0x0FC1) volatile __ADCON1bits_t ADCON1bits;
523 __at(0x0FC2) __sfr ADCON0;
524 __at(0x0FC2) volatile __ADCON0bits_t ADCON0bits;
526 __at(0x0FC3) __sfr ADRES;
528 __at(0x0FC3) __sfr ADRESL;
530 __at(0x0FC4) __sfr ADRESH;
532 __at(0x0FC5) __sfr SSP1CON2;
533 __at(0x0FC5) volatile __SSP1CON2bits_t SSP1CON2bits;
535 __at(0x0FC5) __sfr SSPCON2;
536 __at(0x0FC5) volatile __SSPCON2bits_t SSPCON2bits;
538 __at(0x0FC6) __sfr SSP1CON1;
539 __at(0x0FC6) volatile __SSP1CON1bits_t SSP1CON1bits;
541 __at(0x0FC6) __sfr SSPCON1;
542 __at(0x0FC6) volatile __SSPCON1bits_t SSPCON1bits;
544 __at(0x0FC7) __sfr SSP1STAT;
545 __at(0x0FC7) volatile __SSP1STATbits_t SSP1STATbits;
547 __at(0x0FC7) __sfr SSPSTAT;
548 __at(0x0FC7) volatile __SSPSTATbits_t SSPSTATbits;
550 __at(0x0FC8) __sfr SSP1ADD;
552 __at(0x0FC8) __sfr SSP1MSK;
553 __at(0x0FC8) volatile __SSP1MSKbits_t SSP1MSKbits;
555 __at(0x0FC8) __sfr SSPADD;
557 __at(0x0FC9) __sfr SSP1BUF;
559 __at(0x0FC9) __sfr SSPBUF;
561 __at(0x0FCA) __sfr T2CON;
562 __at(0x0FCA) volatile __T2CONbits_t T2CONbits;
564 __at(0x0FCB) __sfr PR2;
566 __at(0x0FCC) __sfr TMR2;
568 __at(0x0FCD) __sfr T1CON;
569 __at(0x0FCD) volatile __T1CONbits_t T1CONbits;
571 __at(0x0FCE) __sfr TMR1;
573 __at(0x0FCE) __sfr TMR1L;
575 __at(0x0FCF) __sfr TMR1H;
577 __at(0x0FD0) __sfr RCON;
578 __at(0x0FD0) volatile __RCONbits_t RCONbits;
580 __at(0x0FD1) __sfr WDTCON;
581 __at(0x0FD1) volatile __WDTCONbits_t WDTCONbits;
583 __at(0x0FD2) __sfr IPR5;
584 __at(0x0FD2) volatile __IPR5bits_t IPR5bits;
586 __at(0x0FD3) __sfr OSCCON;
587 __at(0x0FD3) volatile __OSCCONbits_t OSCCONbits;
589 __at(0x0FD4) __sfr SPBRGH1;
591 __at(0x0FD5) __sfr T0CON;
592 __at(0x0FD5) volatile __T0CONbits_t T0CONbits;
594 __at(0x0FD6) __sfr TMR0;
596 __at(0x0FD6) __sfr TMR0L;
598 __at(0x0FD7) __sfr TMR0H;
600 __at(0x0FD8) __sfr STATUS;
601 __at(0x0FD8) volatile __STATUSbits_t STATUSbits;
603 __at(0x0FD9) __sfr FSR2L;
605 __at(0x0FDA) __sfr FSR2H;
607 __at(0x0FDB) __sfr PLUSW2;
609 __at(0x0FDC) __sfr PREINC2;
611 __at(0x0FDD) __sfr POSTDEC2;
613 __at(0x0FDE) __sfr POSTINC2;
615 __at(0x0FDF) __sfr INDF2;
617 __at(0x0FE0) __sfr BSR;
619 __at(0x0FE1) __sfr FSR1L;
621 __at(0x0FE2) __sfr FSR1H;
623 __at(0x0FE3) __sfr PLUSW1;
625 __at(0x0FE4) __sfr PREINC1;
627 __at(0x0FE5) __sfr POSTDEC1;
629 __at(0x0FE6) __sfr POSTINC1;
631 __at(0x0FE7) __sfr INDF1;
633 __at(0x0FE8) __sfr WREG;
635 __at(0x0FE9) __sfr FSR0L;
637 __at(0x0FEA) __sfr FSR0H;
639 __at(0x0FEB) __sfr PLUSW0;
641 __at(0x0FEC) __sfr PREINC0;
643 __at(0x0FED) __sfr POSTDEC0;
645 __at(0x0FEE) __sfr POSTINC0;
647 __at(0x0FEF) __sfr INDF0;
649 __at(0x0FF0) __sfr INTCON3;
650 __at(0x0FF0) volatile __INTCON3bits_t INTCON3bits;
652 __at(0x0FF1) __sfr INTCON2;
653 __at(0x0FF1) volatile __INTCON2bits_t INTCON2bits;
655 __at(0x0FF2) __sfr INTCON;
656 __at(0x0FF2) volatile __INTCONbits_t INTCONbits;
658 __at(0x0FF3) __sfr PROD;
660 __at(0x0FF3) __sfr PRODL;
662 __at(0x0FF4) __sfr PRODH;
664 __at(0x0FF5) __sfr TABLAT;
666 __at(0x0FF6) __sfr TBLPTR;
668 __at(0x0FF6) __sfr TBLPTRL;
670 __at(0x0FF7) __sfr TBLPTRH;
672 __at(0x0FF8) __sfr TBLPTRU;
674 __at(0x0FF9) __sfr PC;
676 __at(0x0FF9) __sfr PCL;
678 __at(0x0FFA) __sfr PCLATH;
680 __at(0x0FFB) __sfr PCLATU;
682 __at(0x0FFC) __sfr STKPTR;
683 __at(0x0FFC) volatile __STKPTRbits_t STKPTRbits;
685 __at(0x0FFD) __sfr TOS;
687 __at(0x0FFD) __sfr TOSL;
689 __at(0x0FFE) __sfr TOSH;
691 __at(0x0FFF) __sfr TOSU;