Prepare for SDCC 4.5.0 release.
[sdcc.git] / sdcc / device / non-free / lib / pic16 / libdev / pic18f96j60.c
blob29c931b51a8121ca5ca4e59ae584b35ad1f1470f
1 /*
2 * This definitions of the PIC18F96J60 MCU.
4 * This file is part of the GNU PIC library for SDCC, originally
5 * created by Molnar Karoly <molnarkaroly@users.sf.net> 2016.
7 * This file is generated automatically by the cinc2h.pl, 2016-04-13 17:23:40 UTC.
9 * SDCC is licensed under the GNU Public license (GPL) v2. Note that
10 * this license covers the code to the compiler and other executables,
11 * but explicitly does not cover any code or objects generated by sdcc.
13 * For pic device libraries and header files which are derived from
14 * Microchip header (.inc) and linker script (.lkr) files Microchip
15 * requires that "The header files should state that they are only to be
16 * used with authentic Microchip devices" which makes them incompatible
17 * with the GPL. Pic device libraries and header files are located at
18 * non-free/lib and non-free/include directories respectively.
19 * Sdcc should be run with the --use-non-free command line option in
20 * order to include non-free header files and libraries.
22 * See http://sdcc.sourceforge.net/ for the latest information on sdcc.
25 #include <pic18f96j60.h>
27 //==============================================================================
29 __at(0x0E80) __sfr MAADR5;
31 __at(0x0E81) __sfr MAADR6;
33 __at(0x0E82) __sfr MAADR3;
35 __at(0x0E83) __sfr MAADR4;
37 __at(0x0E84) __sfr MAADR1;
39 __at(0x0E85) __sfr MAADR2;
41 __at(0x0E8A) __sfr MISTAT;
42 __at(0x0E8A) volatile __MISTATbits_t MISTATbits;
44 __at(0x0E97) __sfr EFLOCON;
45 __at(0x0E97) volatile __EFLOCONbits_t EFLOCONbits;
47 __at(0x0E98) __sfr EPAUS;
49 __at(0x0E98) __sfr EPAUSL;
51 __at(0x0E99) __sfr EPAUSH;
53 __at(0x0EA0) __sfr MACON1;
54 __at(0x0EA0) volatile __MACON1bits_t MACON1bits;
56 __at(0x0EA2) __sfr MACON3;
57 __at(0x0EA2) volatile __MACON3bits_t MACON3bits;
59 __at(0x0EA3) __sfr MACON4;
60 __at(0x0EA3) volatile __MACON4bits_t MACON4bits;
62 __at(0x0EA4) __sfr MABBIPG;
63 __at(0x0EA4) volatile __MABBIPGbits_t MABBIPGbits;
65 __at(0x0EA6) __sfr MAIPG;
67 __at(0x0EA6) __sfr MAIPGL;
69 __at(0x0EA7) __sfr MAIPGH;
71 __at(0x0EAA) __sfr MAMXFL;
73 __at(0x0EAA) __sfr MAMXFLL;
75 __at(0x0EAB) __sfr MAMXFLH;
77 __at(0x0EB2) __sfr MICMD;
78 __at(0x0EB2) volatile __MICMDbits_t MICMDbits;
80 __at(0x0EB4) __sfr MIREGADR;
82 __at(0x0EB6) __sfr MIWR;
84 __at(0x0EB6) __sfr MIWRL;
86 __at(0x0EB7) __sfr MIWRH;
88 __at(0x0EB8) __sfr MIRD;
90 __at(0x0EB8) __sfr MIRDL;
92 __at(0x0EB9) __sfr MIRDH;
94 __at(0x0EC0) __sfr EHT0;
96 __at(0x0EC1) __sfr EHT1;
98 __at(0x0EC2) __sfr EHT2;
100 __at(0x0EC3) __sfr EHT3;
102 __at(0x0EC4) __sfr EHT4;
104 __at(0x0EC5) __sfr EHT5;
106 __at(0x0EC6) __sfr EHT6;
108 __at(0x0EC7) __sfr EHT7;
110 __at(0x0EC8) __sfr EPMM0;
112 __at(0x0EC9) __sfr EPMM1;
114 __at(0x0ECA) __sfr EPMM2;
116 __at(0x0ECB) __sfr EPMM3;
118 __at(0x0ECC) __sfr EPMM4;
120 __at(0x0ECD) __sfr EPMM5;
122 __at(0x0ECE) __sfr EPMM6;
124 __at(0x0ECF) __sfr EPMM7;
126 __at(0x0ED0) __sfr EPMCS;
128 __at(0x0ED0) __sfr EPMCSL;
130 __at(0x0ED1) __sfr EPMCSH;
132 __at(0x0ED4) __sfr EPMO;
134 __at(0x0ED4) __sfr EPMOL;
136 __at(0x0ED5) __sfr EPMOH;
138 __at(0x0ED8) __sfr ERXFCON;
139 __at(0x0ED8) volatile __ERXFCONbits_t ERXFCONbits;
141 __at(0x0ED9) __sfr EPKTCNT;
143 __at(0x0EE2) __sfr EWRPT;
145 __at(0x0EE2) __sfr EWRPTL;
147 __at(0x0EE3) __sfr EWRPTH;
149 __at(0x0EE4) __sfr ETXST;
151 __at(0x0EE4) __sfr ETXSTL;
153 __at(0x0EE5) __sfr ETXSTH;
155 __at(0x0EE6) __sfr ETXND;
157 __at(0x0EE6) __sfr ETXNDL;
159 __at(0x0EE7) __sfr ETXNDH;
161 __at(0x0EE8) __sfr ERXST;
163 __at(0x0EE8) __sfr ERXSTL;
165 __at(0x0EE9) __sfr ERXSTH;
167 __at(0x0EEA) __sfr ERXND;
169 __at(0x0EEA) __sfr ERXNDL;
171 __at(0x0EEB) __sfr ERXNDH;
173 __at(0x0EEC) __sfr ERXRDPT;
175 __at(0x0EEC) __sfr ERXRDPTL;
177 __at(0x0EED) __sfr ERXRDPTH;
179 __at(0x0EEE) __sfr ERXWRPT;
181 __at(0x0EEE) __sfr ERXWRPTL;
183 __at(0x0EEF) __sfr ERXWRPTH;
185 __at(0x0EF0) __sfr EDMAST;
187 __at(0x0EF0) __sfr EDMASTL;
189 __at(0x0EF1) __sfr EDMASTH;
191 __at(0x0EF2) __sfr EDMAND;
193 __at(0x0EF2) __sfr EDMANDL;
195 __at(0x0EF3) __sfr EDMANDH;
197 __at(0x0EF4) __sfr EDMADST;
199 __at(0x0EF4) __sfr EDMADSTL;
201 __at(0x0EF5) __sfr EDMADSTH;
203 __at(0x0EF6) __sfr EDMACS;
205 __at(0x0EF6) __sfr EDMACSL;
207 __at(0x0EF7) __sfr EDMACSH;
209 __at(0x0EFB) __sfr EIE;
210 __at(0x0EFB) volatile __EIEbits_t EIEbits;
212 __at(0x0EFD) __sfr ESTAT;
213 __at(0x0EFD) volatile __ESTATbits_t ESTATbits;
215 __at(0x0EFE) __sfr ECON2;
216 __at(0x0EFE) volatile __ECON2bits_t ECON2bits;
218 __at(0x0F60) __sfr EIR;
219 __at(0x0F60) volatile __EIRbits_t EIRbits;
221 __at(0x0F61) __sfr EDATA;
222 __at(0x0F61) volatile __EDATAbits_t EDATAbits;
224 __at(0x0F62) __sfr SSP2CON2;
225 __at(0x0F62) volatile __SSP2CON2bits_t SSP2CON2bits;
227 __at(0x0F63) __sfr SSP2CON1;
228 __at(0x0F63) volatile __SSP2CON1bits_t SSP2CON1bits;
230 __at(0x0F64) __sfr SSP2STAT;
231 __at(0x0F64) volatile __SSP2STATbits_t SSP2STATbits;
233 __at(0x0F65) __sfr SSP2ADD;
235 __at(0x0F66) __sfr SSP2BUF;
237 __at(0x0F67) __sfr ECCP2DEL;
238 __at(0x0F67) volatile __ECCP2DELbits_t ECCP2DELbits;
240 __at(0x0F68) __sfr ECCP2AS;
241 __at(0x0F68) volatile __ECCP2ASbits_t ECCP2ASbits;
243 __at(0x0F69) __sfr ECCP3DEL;
244 __at(0x0F69) volatile __ECCP3DELbits_t ECCP3DELbits;
246 __at(0x0F6A) __sfr ECCP3AS;
247 __at(0x0F6A) volatile __ECCP3ASbits_t ECCP3ASbits;
249 __at(0x0F6B) __sfr RCSTA2;
250 __at(0x0F6B) volatile __RCSTA2bits_t RCSTA2bits;
252 __at(0x0F6C) __sfr TXSTA2;
253 __at(0x0F6C) volatile __TXSTA2bits_t TXSTA2bits;
255 __at(0x0F6D) __sfr TXREG2;
257 __at(0x0F6E) __sfr RCREG2;
259 __at(0x0F6F) __sfr SPBRG2;
261 __at(0x0F70) __sfr CCP5CON;
262 __at(0x0F70) volatile __CCP5CONbits_t CCP5CONbits;
264 __at(0x0F71) __sfr CCPR5;
266 __at(0x0F71) __sfr CCPR5L;
268 __at(0x0F72) __sfr CCPR5H;
270 __at(0x0F73) __sfr CCP4CON;
271 __at(0x0F73) volatile __CCP4CONbits_t CCP4CONbits;
273 __at(0x0F74) __sfr CCPR4;
275 __at(0x0F74) __sfr CCPR4L;
277 __at(0x0F75) __sfr CCPR4H;
279 __at(0x0F76) __sfr T4CON;
280 __at(0x0F76) volatile __T4CONbits_t T4CONbits;
282 __at(0x0F77) __sfr PR4;
284 __at(0x0F78) __sfr TMR4;
286 __at(0x0F79) __sfr ECCP1DEL;
287 __at(0x0F79) volatile __ECCP1DELbits_t ECCP1DELbits;
289 __at(0x0F7A) __sfr ERDPT;
291 __at(0x0F7A) __sfr ERDPTL;
293 __at(0x0F7B) __sfr ERDPTH;
295 __at(0x0F7C) __sfr BAUDCON2;
296 __at(0x0F7C) volatile __BAUDCON2bits_t BAUDCON2bits;
298 __at(0x0F7C) __sfr BAUDCTL2;
299 __at(0x0F7C) volatile __BAUDCTL2bits_t BAUDCTL2bits;
301 __at(0x0F7D) __sfr SPBRGH2;
303 __at(0x0F7E) __sfr BAUDCON;
304 __at(0x0F7E) volatile __BAUDCONbits_t BAUDCONbits;
306 __at(0x0F7E) __sfr BAUDCON1;
307 __at(0x0F7E) volatile __BAUDCON1bits_t BAUDCON1bits;
309 __at(0x0F7E) __sfr BAUDCTL;
310 __at(0x0F7E) volatile __BAUDCTLbits_t BAUDCTLbits;
312 __at(0x0F7E) __sfr BAUDCTL1;
313 __at(0x0F7E) volatile __BAUDCTL1bits_t BAUDCTL1bits;
315 __at(0x0F7F) __sfr SPBRGH;
317 __at(0x0F7F) __sfr SPBRGH1;
319 __at(0x0F80) __sfr PORTA;
320 __at(0x0F80) volatile __PORTAbits_t PORTAbits;
322 __at(0x0F81) __sfr PORTB;
323 __at(0x0F81) volatile __PORTBbits_t PORTBbits;
325 __at(0x0F82) __sfr PORTC;
326 __at(0x0F82) volatile __PORTCbits_t PORTCbits;
328 __at(0x0F83) __sfr PORTD;
329 __at(0x0F83) volatile __PORTDbits_t PORTDbits;
331 __at(0x0F84) __sfr PORTE;
332 __at(0x0F84) volatile __PORTEbits_t PORTEbits;
334 __at(0x0F85) __sfr PORTF;
335 __at(0x0F85) volatile __PORTFbits_t PORTFbits;
337 __at(0x0F86) __sfr PORTG;
338 __at(0x0F86) volatile __PORTGbits_t PORTGbits;
340 __at(0x0F87) __sfr PORTH;
341 __at(0x0F87) volatile __PORTHbits_t PORTHbits;
343 __at(0x0F88) __sfr PORTJ;
344 __at(0x0F88) volatile __PORTJbits_t PORTJbits;
346 __at(0x0F89) __sfr LATA;
347 __at(0x0F89) volatile __LATAbits_t LATAbits;
349 __at(0x0F8A) __sfr LATB;
350 __at(0x0F8A) volatile __LATBbits_t LATBbits;
352 __at(0x0F8B) __sfr LATC;
353 __at(0x0F8B) volatile __LATCbits_t LATCbits;
355 __at(0x0F8C) __sfr LATD;
356 __at(0x0F8C) volatile __LATDbits_t LATDbits;
358 __at(0x0F8D) __sfr LATE;
359 __at(0x0F8D) volatile __LATEbits_t LATEbits;
361 __at(0x0F8E) __sfr LATF;
362 __at(0x0F8E) volatile __LATFbits_t LATFbits;
364 __at(0x0F8F) __sfr LATG;
365 __at(0x0F8F) volatile __LATGbits_t LATGbits;
367 __at(0x0F90) __sfr LATH;
368 __at(0x0F90) volatile __LATHbits_t LATHbits;
370 __at(0x0F91) __sfr LATJ;
371 __at(0x0F91) volatile __LATJbits_t LATJbits;
373 __at(0x0F92) __sfr DDRA;
374 __at(0x0F92) volatile __DDRAbits_t DDRAbits;
376 __at(0x0F92) __sfr TRISA;
377 __at(0x0F92) volatile __TRISAbits_t TRISAbits;
379 __at(0x0F93) __sfr DDRB;
380 __at(0x0F93) volatile __DDRBbits_t DDRBbits;
382 __at(0x0F93) __sfr TRISB;
383 __at(0x0F93) volatile __TRISBbits_t TRISBbits;
385 __at(0x0F94) __sfr DDRC;
386 __at(0x0F94) volatile __DDRCbits_t DDRCbits;
388 __at(0x0F94) __sfr TRISC;
389 __at(0x0F94) volatile __TRISCbits_t TRISCbits;
391 __at(0x0F95) __sfr DDRD;
392 __at(0x0F95) volatile __DDRDbits_t DDRDbits;
394 __at(0x0F95) __sfr TRISD;
395 __at(0x0F95) volatile __TRISDbits_t TRISDbits;
397 __at(0x0F96) __sfr DDRE;
398 __at(0x0F96) volatile __DDREbits_t DDREbits;
400 __at(0x0F96) __sfr TRISE;
401 __at(0x0F96) volatile __TRISEbits_t TRISEbits;
403 __at(0x0F97) __sfr DDRF;
404 __at(0x0F97) volatile __DDRFbits_t DDRFbits;
406 __at(0x0F97) __sfr TRISF;
407 __at(0x0F97) volatile __TRISFbits_t TRISFbits;
409 __at(0x0F98) __sfr DDRG;
410 __at(0x0F98) volatile __DDRGbits_t DDRGbits;
412 __at(0x0F98) __sfr TRISG;
413 __at(0x0F98) volatile __TRISGbits_t TRISGbits;
415 __at(0x0F99) __sfr DDRH;
416 __at(0x0F99) volatile __DDRHbits_t DDRHbits;
418 __at(0x0F99) __sfr TRISH;
419 __at(0x0F99) volatile __TRISHbits_t TRISHbits;
421 __at(0x0F9A) __sfr DDRJ;
422 __at(0x0F9A) volatile __DDRJbits_t DDRJbits;
424 __at(0x0F9A) __sfr TRISJ;
425 __at(0x0F9A) volatile __TRISJbits_t TRISJbits;
427 __at(0x0F9B) __sfr OSCTUNE;
428 __at(0x0F9B) volatile __OSCTUNEbits_t OSCTUNEbits;
430 __at(0x0F9C) __sfr MEMCON;
431 __at(0x0F9C) volatile __MEMCONbits_t MEMCONbits;
433 __at(0x0F9D) __sfr PIE1;
434 __at(0x0F9D) volatile __PIE1bits_t PIE1bits;
436 __at(0x0F9E) __sfr PIR1;
437 __at(0x0F9E) volatile __PIR1bits_t PIR1bits;
439 __at(0x0F9F) __sfr IPR1;
440 __at(0x0F9F) volatile __IPR1bits_t IPR1bits;
442 __at(0x0FA0) __sfr PIE2;
443 __at(0x0FA0) volatile __PIE2bits_t PIE2bits;
445 __at(0x0FA1) __sfr PIR2;
446 __at(0x0FA1) volatile __PIR2bits_t PIR2bits;
448 __at(0x0FA2) __sfr IPR2;
449 __at(0x0FA2) volatile __IPR2bits_t IPR2bits;
451 __at(0x0FA3) __sfr PIE3;
452 __at(0x0FA3) volatile __PIE3bits_t PIE3bits;
454 __at(0x0FA4) __sfr PIR3;
455 __at(0x0FA4) volatile __PIR3bits_t PIR3bits;
457 __at(0x0FA5) __sfr IPR3;
458 __at(0x0FA5) volatile __IPR3bits_t IPR3bits;
460 __at(0x0FA6) __sfr EECON1;
461 __at(0x0FA6) volatile __EECON1bits_t EECON1bits;
463 __at(0x0FA7) __sfr EECON2;
465 __at(0x0FAB) __sfr RCSTA;
466 __at(0x0FAB) volatile __RCSTAbits_t RCSTAbits;
468 __at(0x0FAB) __sfr RCSTA1;
469 __at(0x0FAB) volatile __RCSTA1bits_t RCSTA1bits;
471 __at(0x0FAC) __sfr TXSTA;
472 __at(0x0FAC) volatile __TXSTAbits_t TXSTAbits;
474 __at(0x0FAC) __sfr TXSTA1;
475 __at(0x0FAC) volatile __TXSTA1bits_t TXSTA1bits;
477 __at(0x0FAD) __sfr TXREG;
479 __at(0x0FAD) __sfr TXREG1;
481 __at(0x0FAE) __sfr RCREG;
483 __at(0x0FAE) __sfr RCREG1;
485 __at(0x0FAF) __sfr SPBRG;
487 __at(0x0FAF) __sfr SPBRG1;
489 __at(0x0FB0) __sfr PSPCON;
490 __at(0x0FB0) volatile __PSPCONbits_t PSPCONbits;
492 __at(0x0FB1) __sfr T3CON;
493 __at(0x0FB1) volatile __T3CONbits_t T3CONbits;
495 __at(0x0FB2) __sfr TMR3;
497 __at(0x0FB2) __sfr TMR3L;
499 __at(0x0FB3) __sfr TMR3H;
501 __at(0x0FB4) __sfr CMCON;
502 __at(0x0FB4) volatile __CMCONbits_t CMCONbits;
504 __at(0x0FB5) __sfr CVRCON;
505 __at(0x0FB5) volatile __CVRCONbits_t CVRCONbits;
507 __at(0x0FB6) __sfr ECCP1AS;
508 __at(0x0FB6) volatile __ECCP1ASbits_t ECCP1ASbits;
510 __at(0x0FB7) __sfr CCP3CON;
511 __at(0x0FB7) volatile __CCP3CONbits_t CCP3CONbits;
513 __at(0x0FB7) __sfr ECCP3CON;
514 __at(0x0FB7) volatile __ECCP3CONbits_t ECCP3CONbits;
516 __at(0x0FB8) __sfr CCPR3;
518 __at(0x0FB8) __sfr CCPR3L;
520 __at(0x0FB9) __sfr CCPR3H;
522 __at(0x0FBA) __sfr CCP2CON;
523 __at(0x0FBA) volatile __CCP2CONbits_t CCP2CONbits;
525 __at(0x0FBA) __sfr ECCP2CON;
526 __at(0x0FBA) volatile __ECCP2CONbits_t ECCP2CONbits;
528 __at(0x0FBB) __sfr CCPR2;
530 __at(0x0FBB) __sfr CCPR2L;
532 __at(0x0FBC) __sfr CCPR2H;
534 __at(0x0FBD) __sfr CCP1CON;
535 __at(0x0FBD) volatile __CCP1CONbits_t CCP1CONbits;
537 __at(0x0FBD) __sfr ECCP1CON;
538 __at(0x0FBD) volatile __ECCP1CONbits_t ECCP1CONbits;
540 __at(0x0FBE) __sfr CCPR1;
542 __at(0x0FBE) __sfr CCPR1L;
544 __at(0x0FBF) __sfr CCPR1H;
546 __at(0x0FC0) __sfr ADCON2;
547 __at(0x0FC0) volatile __ADCON2bits_t ADCON2bits;
549 __at(0x0FC1) __sfr ADCON1;
550 __at(0x0FC1) volatile __ADCON1bits_t ADCON1bits;
552 __at(0x0FC2) __sfr ADCON0;
553 __at(0x0FC2) volatile __ADCON0bits_t ADCON0bits;
555 __at(0x0FC3) __sfr ADRES;
557 __at(0x0FC3) __sfr ADRESL;
559 __at(0x0FC4) __sfr ADRESH;
561 __at(0x0FC5) __sfr SSP1CON2;
562 __at(0x0FC5) volatile __SSP1CON2bits_t SSP1CON2bits;
564 __at(0x0FC5) __sfr SSPCON2;
565 __at(0x0FC5) volatile __SSPCON2bits_t SSPCON2bits;
567 __at(0x0FC6) __sfr SSP1CON1;
568 __at(0x0FC6) volatile __SSP1CON1bits_t SSP1CON1bits;
570 __at(0x0FC6) __sfr SSPCON1;
571 __at(0x0FC6) volatile __SSPCON1bits_t SSPCON1bits;
573 __at(0x0FC7) __sfr SSP1STAT;
574 __at(0x0FC7) volatile __SSP1STATbits_t SSP1STATbits;
576 __at(0x0FC7) __sfr SSPSTAT;
577 __at(0x0FC7) volatile __SSPSTATbits_t SSPSTATbits;
579 __at(0x0FC8) __sfr SSP1ADD;
581 __at(0x0FC8) __sfr SSPADD;
583 __at(0x0FC9) __sfr SSP1BUF;
585 __at(0x0FC9) __sfr SSPBUF;
587 __at(0x0FCA) __sfr T2CON;
588 __at(0x0FCA) volatile __T2CONbits_t T2CONbits;
590 __at(0x0FCB) __sfr PR2;
592 __at(0x0FCC) __sfr TMR2;
594 __at(0x0FCD) __sfr T1CON;
595 __at(0x0FCD) volatile __T1CONbits_t T1CONbits;
597 __at(0x0FCE) __sfr TMR1;
599 __at(0x0FCE) __sfr TMR1L;
601 __at(0x0FCF) __sfr TMR1H;
603 __at(0x0FD0) __sfr RCON;
604 __at(0x0FD0) volatile __RCONbits_t RCONbits;
606 __at(0x0FD1) __sfr WDTCON;
607 __at(0x0FD1) volatile __WDTCONbits_t WDTCONbits;
609 __at(0x0FD2) __sfr ECON1;
610 __at(0x0FD2) volatile __ECON1bits_t ECON1bits;
612 __at(0x0FD3) __sfr OSCCON;
613 __at(0x0FD3) volatile __OSCCONbits_t OSCCONbits;
615 __at(0x0FD5) __sfr T0CON;
616 __at(0x0FD5) volatile __T0CONbits_t T0CONbits;
618 __at(0x0FD6) __sfr TMR0;
620 __at(0x0FD6) __sfr TMR0L;
622 __at(0x0FD7) __sfr TMR0H;
624 __at(0x0FD8) __sfr STATUS;
625 __at(0x0FD8) volatile __STATUSbits_t STATUSbits;
627 __at(0x0FD9) __sfr FSR2L;
629 __at(0x0FDA) __sfr FSR2H;
631 __at(0x0FDB) __sfr PLUSW2;
633 __at(0x0FDC) __sfr PREINC2;
635 __at(0x0FDD) __sfr POSTDEC2;
637 __at(0x0FDE) __sfr POSTINC2;
639 __at(0x0FDF) __sfr INDF2;
641 __at(0x0FE0) __sfr BSR;
643 __at(0x0FE1) __sfr FSR1L;
645 __at(0x0FE2) __sfr FSR1H;
647 __at(0x0FE3) __sfr PLUSW1;
649 __at(0x0FE4) __sfr PREINC1;
651 __at(0x0FE5) __sfr POSTDEC1;
653 __at(0x0FE6) __sfr POSTINC1;
655 __at(0x0FE7) __sfr INDF1;
657 __at(0x0FE8) __sfr WREG;
659 __at(0x0FE9) __sfr FSR0L;
661 __at(0x0FEA) __sfr FSR0H;
663 __at(0x0FEB) __sfr PLUSW0;
665 __at(0x0FEC) __sfr PREINC0;
667 __at(0x0FED) __sfr POSTDEC0;
669 __at(0x0FEE) __sfr POSTINC0;
671 __at(0x0FEF) __sfr INDF0;
673 __at(0x0FF0) __sfr INTCON3;
674 __at(0x0FF0) volatile __INTCON3bits_t INTCON3bits;
676 __at(0x0FF1) __sfr INTCON2;
677 __at(0x0FF1) volatile __INTCON2bits_t INTCON2bits;
679 __at(0x0FF2) __sfr INTCON;
680 __at(0x0FF2) volatile __INTCONbits_t INTCONbits;
682 __at(0x0FF3) __sfr PROD;
684 __at(0x0FF3) __sfr PRODL;
686 __at(0x0FF4) __sfr PRODH;
688 __at(0x0FF5) __sfr TABLAT;
690 __at(0x0FF6) __sfr TBLPTR;
692 __at(0x0FF6) __sfr TBLPTRL;
694 __at(0x0FF7) __sfr TBLPTRH;
696 __at(0x0FF8) __sfr TBLPTRU;
698 __at(0x0FF9) __sfr PC;
700 __at(0x0FF9) __sfr PCL;
702 __at(0x0FFA) __sfr PCLATH;
704 __at(0x0FFB) __sfr PCLATU;
706 __at(0x0FFC) __sfr STKPTR;
707 __at(0x0FFC) volatile __STKPTRbits_t STKPTRbits;
709 __at(0x0FFD) __sfr TOS;
711 __at(0x0FFD) __sfr TOSL;
713 __at(0x0FFE) __sfr TOSH;
715 __at(0x0FFF) __sfr TOSU;