Prepare for SDCC 4.5.0 release.
[sdcc.git] / sdcc / device / non-free / lib / pic16 / libdev / pic18lf25k50.c
blob8b6dee415fe7fb469a05ba96eac8e45e6877e3f8
1 /*
2 * This definitions of the PIC18LF25K50 MCU.
4 * This file is part of the GNU PIC library for SDCC, originally
5 * created by Molnar Karoly <molnarkaroly@users.sf.net> 2016.
7 * This file is generated automatically by the cinc2h.pl, 2016-04-13 17:23:54 UTC.
9 * SDCC is licensed under the GNU Public license (GPL) v2. Note that
10 * this license covers the code to the compiler and other executables,
11 * but explicitly does not cover any code or objects generated by sdcc.
13 * For pic device libraries and header files which are derived from
14 * Microchip header (.inc) and linker script (.lkr) files Microchip
15 * requires that "The header files should state that they are only to be
16 * used with authentic Microchip devices" which makes them incompatible
17 * with the GPL. Pic device libraries and header files are located at
18 * non-free/lib and non-free/include directories respectively.
19 * Sdcc should be run with the --use-non-free command line option in
20 * order to include non-free header files and libraries.
22 * See http://sdcc.sourceforge.net/ for the latest information on sdcc.
25 #include <pic18lf25k50.h>
27 //==============================================================================
29 __at(0x0F57) __sfr SRCON1;
30 __at(0x0F57) volatile __SRCON1bits_t SRCON1bits;
32 __at(0x0F58) __sfr SRCON0;
33 __at(0x0F58) volatile __SRCON0bits_t SRCON0bits;
35 __at(0x0F59) __sfr CCPTMRS;
36 __at(0x0F59) volatile __CCPTMRSbits_t CCPTMRSbits;
38 __at(0x0F5B) __sfr ANSELA;
39 __at(0x0F5B) volatile __ANSELAbits_t ANSELAbits;
41 __at(0x0F5C) __sfr ANSELB;
42 __at(0x0F5C) volatile __ANSELBbits_t ANSELBbits;
44 __at(0x0F5D) __sfr ANSELC;
45 __at(0x0F5D) volatile __ANSELCbits_t ANSELCbits;
47 __at(0x0F60) __sfr UCON;
48 __at(0x0F60) volatile __UCONbits_t UCONbits;
50 __at(0x0F61) __sfr USTAT;
51 __at(0x0F61) volatile __USTATbits_t USTATbits;
53 __at(0x0F62) __sfr UCFG;
54 __at(0x0F62) volatile __UCFGbits_t UCFGbits;
56 __at(0x0F63) __sfr UADDR;
57 __at(0x0F63) volatile __UADDRbits_t UADDRbits;
59 __at(0x0F64) __sfr UIE;
60 __at(0x0F64) volatile __UIEbits_t UIEbits;
62 __at(0x0F65) __sfr UIR;
63 __at(0x0F65) volatile __UIRbits_t UIRbits;
65 __at(0x0F66) __sfr UEIE;
66 __at(0x0F66) volatile __UEIEbits_t UEIEbits;
68 __at(0x0F67) __sfr UEIR;
69 __at(0x0F67) volatile __UEIRbits_t UEIRbits;
71 __at(0x0F68) __sfr UFRM;
73 __at(0x0F68) __sfr UFRML;
74 __at(0x0F68) volatile __UFRMLbits_t UFRMLbits;
76 __at(0x0F69) __sfr UFRMH;
77 __at(0x0F69) volatile __UFRMHbits_t UFRMHbits;
79 __at(0x0F6A) __sfr UEP0;
80 __at(0x0F6A) volatile __UEP0bits_t UEP0bits;
82 __at(0x0F6B) __sfr UEP1;
83 __at(0x0F6B) volatile __UEP1bits_t UEP1bits;
85 __at(0x0F6C) __sfr UEP2;
86 __at(0x0F6C) volatile __UEP2bits_t UEP2bits;
88 __at(0x0F6D) __sfr UEP3;
89 __at(0x0F6D) volatile __UEP3bits_t UEP3bits;
91 __at(0x0F6E) __sfr UEP4;
92 __at(0x0F6E) volatile __UEP4bits_t UEP4bits;
94 __at(0x0F6F) __sfr UEP5;
95 __at(0x0F6F) volatile __UEP5bits_t UEP5bits;
97 __at(0x0F70) __sfr UEP6;
98 __at(0x0F70) volatile __UEP6bits_t UEP6bits;
100 __at(0x0F71) __sfr UEP7;
101 __at(0x0F71) volatile __UEP7bits_t UEP7bits;
103 __at(0x0F72) __sfr UEP8;
104 __at(0x0F72) volatile __UEP8bits_t UEP8bits;
106 __at(0x0F73) __sfr UEP9;
107 __at(0x0F73) volatile __UEP9bits_t UEP9bits;
109 __at(0x0F74) __sfr UEP10;
110 __at(0x0F74) volatile __UEP10bits_t UEP10bits;
112 __at(0x0F75) __sfr UEP11;
113 __at(0x0F75) volatile __UEP11bits_t UEP11bits;
115 __at(0x0F76) __sfr UEP12;
116 __at(0x0F76) volatile __UEP12bits_t UEP12bits;
118 __at(0x0F77) __sfr UEP13;
119 __at(0x0F77) volatile __UEP13bits_t UEP13bits;
121 __at(0x0F78) __sfr UEP14;
122 __at(0x0F78) volatile __UEP14bits_t UEP14bits;
124 __at(0x0F79) __sfr UEP15;
125 __at(0x0F79) volatile __UEP15bits_t UEP15bits;
127 __at(0x0F7A) __sfr SLRCON;
128 __at(0x0F7A) volatile __SLRCONbits_t SLRCONbits;
130 __at(0x0F7B) __sfr VREFCON2;
131 __at(0x0F7B) volatile __VREFCON2bits_t VREFCON2bits;
133 __at(0x0F7C) __sfr VREFCON1;
134 __at(0x0F7C) volatile __VREFCON1bits_t VREFCON1bits;
136 __at(0x0F7D) __sfr VREFCON0;
137 __at(0x0F7D) volatile __VREFCON0bits_t VREFCON0bits;
139 __at(0x0F7E) __sfr PMD0;
140 __at(0x0F7E) volatile __PMD0bits_t PMD0bits;
142 __at(0x0F7F) __sfr PMD1;
143 __at(0x0F7F) volatile __PMD1bits_t PMD1bits;
145 __at(0x0F80) __sfr PORTA;
146 __at(0x0F80) volatile __PORTAbits_t PORTAbits;
148 __at(0x0F81) __sfr PORTB;
149 __at(0x0F81) volatile __PORTBbits_t PORTBbits;
151 __at(0x0F82) __sfr PORTC;
152 __at(0x0F82) volatile __PORTCbits_t PORTCbits;
154 __at(0x0F84) __sfr PORTE;
155 __at(0x0F84) volatile __PORTEbits_t PORTEbits;
157 __at(0x0F85) __sfr WPUB;
158 __at(0x0F85) volatile __WPUBbits_t WPUBbits;
160 __at(0x0F86) __sfr IOCB;
161 __at(0x0F86) volatile __IOCBbits_t IOCBbits;
163 __at(0x0F87) __sfr IOCC;
164 __at(0x0F87) volatile __IOCCbits_t IOCCbits;
166 __at(0x0F88) __sfr CTMUICON;
167 __at(0x0F88) volatile __CTMUICONbits_t CTMUICONbits;
169 __at(0x0F89) __sfr LATA;
170 __at(0x0F89) volatile __LATAbits_t LATAbits;
172 __at(0x0F8A) __sfr LATB;
173 __at(0x0F8A) volatile __LATBbits_t LATBbits;
175 __at(0x0F8B) __sfr LATC;
176 __at(0x0F8B) volatile __LATCbits_t LATCbits;
178 __at(0x0F8E) __sfr CTMUCON1;
179 __at(0x0F8E) volatile __CTMUCON1bits_t CTMUCON1bits;
181 __at(0x0F8E) __sfr CTMUCONL;
182 __at(0x0F8E) volatile __CTMUCONLbits_t CTMUCONLbits;
184 __at(0x0F8F) __sfr CTMUCON0;
185 __at(0x0F8F) volatile __CTMUCON0bits_t CTMUCON0bits;
187 __at(0x0F8F) __sfr CTMUCONH;
188 __at(0x0F8F) volatile __CTMUCONHbits_t CTMUCONHbits;
190 __at(0x0F90) __sfr CCPR2;
192 __at(0x0F90) __sfr CCPR2L;
194 __at(0x0F91) __sfr CCPR2H;
196 __at(0x0F92) __sfr DDRA;
197 __at(0x0F92) volatile __DDRAbits_t DDRAbits;
199 __at(0x0F92) __sfr TRISA;
200 __at(0x0F92) volatile __TRISAbits_t TRISAbits;
202 __at(0x0F93) __sfr DDRB;
203 __at(0x0F93) volatile __DDRBbits_t DDRBbits;
205 __at(0x0F93) __sfr TRISB;
206 __at(0x0F93) volatile __TRISBbits_t TRISBbits;
208 __at(0x0F94) __sfr DDRC;
209 __at(0x0F94) volatile __DDRCbits_t DDRCbits;
211 __at(0x0F94) __sfr TRISC;
212 __at(0x0F94) volatile __TRISCbits_t TRISCbits;
214 __at(0x0F97) __sfr CCP2CON;
215 __at(0x0F97) volatile __CCP2CONbits_t CCP2CONbits;
217 __at(0x0F97) __sfr ECCP2CON;
218 __at(0x0F97) volatile __ECCP2CONbits_t ECCP2CONbits;
220 __at(0x0F98) __sfr CM1CON0;
221 __at(0x0F98) volatile __CM1CON0bits_t CM1CON0bits;
223 __at(0x0F99) __sfr CM2CON0;
224 __at(0x0F99) volatile __CM2CON0bits_t CM2CON0bits;
226 __at(0x0F9A) __sfr CM2CON1;
227 __at(0x0F9A) volatile __CM2CON1bits_t CM2CON1bits;
229 __at(0x0F9B) __sfr OSCTUNE;
230 __at(0x0F9B) volatile __OSCTUNEbits_t OSCTUNEbits;
232 __at(0x0F9C) __sfr HLVDCON;
233 __at(0x0F9C) volatile __HLVDCONbits_t HLVDCONbits;
235 __at(0x0F9D) __sfr PIE1;
236 __at(0x0F9D) volatile __PIE1bits_t PIE1bits;
238 __at(0x0F9E) __sfr PIR1;
239 __at(0x0F9E) volatile __PIR1bits_t PIR1bits;
241 __at(0x0F9F) __sfr IPR1;
242 __at(0x0F9F) volatile __IPR1bits_t IPR1bits;
244 __at(0x0FA0) __sfr PIE2;
245 __at(0x0FA0) volatile __PIE2bits_t PIE2bits;
247 __at(0x0FA1) __sfr PIR2;
248 __at(0x0FA1) volatile __PIR2bits_t PIR2bits;
250 __at(0x0FA2) __sfr IPR2;
251 __at(0x0FA2) volatile __IPR2bits_t IPR2bits;
253 __at(0x0FA3) __sfr PIE3;
254 __at(0x0FA3) volatile __PIE3bits_t PIE3bits;
256 __at(0x0FA4) __sfr PIR3;
257 __at(0x0FA4) volatile __PIR3bits_t PIR3bits;
259 __at(0x0FA5) __sfr IPR3;
260 __at(0x0FA5) volatile __IPR3bits_t IPR3bits;
262 __at(0x0FA6) __sfr EECON1;
263 __at(0x0FA6) volatile __EECON1bits_t EECON1bits;
265 __at(0x0FA7) __sfr EECON2;
267 __at(0x0FA8) __sfr EEDATA;
269 __at(0x0FA9) __sfr EEADR;
271 __at(0x0FAB) __sfr RCSTA;
272 __at(0x0FAB) volatile __RCSTAbits_t RCSTAbits;
274 __at(0x0FAB) __sfr RCSTA1;
275 __at(0x0FAB) volatile __RCSTA1bits_t RCSTA1bits;
277 __at(0x0FAC) __sfr TXSTA;
278 __at(0x0FAC) volatile __TXSTAbits_t TXSTAbits;
280 __at(0x0FAC) __sfr TXSTA1;
281 __at(0x0FAC) volatile __TXSTA1bits_t TXSTA1bits;
283 __at(0x0FAD) __sfr TXREG;
285 __at(0x0FAD) __sfr TXREG1;
287 __at(0x0FAE) __sfr RCREG;
289 __at(0x0FAE) __sfr RCREG1;
291 __at(0x0FAF) __sfr SPBRG;
292 __at(0x0FAF) volatile __SPBRGbits_t SPBRGbits;
294 __at(0x0FAF) __sfr SPBRG1;
295 __at(0x0FAF) volatile __SPBRG1bits_t SPBRG1bits;
297 __at(0x0FB0) __sfr SPBRGH;
298 __at(0x0FB0) volatile __SPBRGHbits_t SPBRGHbits;
300 __at(0x0FB0) __sfr SPBRGH1;
301 __at(0x0FB0) volatile __SPBRGH1bits_t SPBRGH1bits;
303 __at(0x0FB1) __sfr T3CON;
304 __at(0x0FB1) volatile __T3CONbits_t T3CONbits;
306 __at(0x0FB2) __sfr TMR3;
308 __at(0x0FB2) __sfr TMR3L;
310 __at(0x0FB3) __sfr TMR3H;
312 __at(0x0FB4) __sfr T3GCON;
313 __at(0x0FB4) volatile __T3GCONbits_t T3GCONbits;
315 __at(0x0FB5) __sfr ACTCON;
316 __at(0x0FB5) volatile __ACTCONbits_t ACTCONbits;
318 __at(0x0FB5) __sfr STCON;
319 __at(0x0FB5) volatile __STCONbits_t STCONbits;
321 __at(0x0FB6) __sfr ECCP1AS;
322 __at(0x0FB6) volatile __ECCP1ASbits_t ECCP1ASbits;
324 __at(0x0FB7) __sfr ECCP1DEL;
325 __at(0x0FB7) volatile __ECCP1DELbits_t ECCP1DELbits;
327 __at(0x0FB7) __sfr PWM1CON;
328 __at(0x0FB7) volatile __PWM1CONbits_t PWM1CONbits;
330 __at(0x0FB8) __sfr BAUDCON;
331 __at(0x0FB8) volatile __BAUDCONbits_t BAUDCONbits;
333 __at(0x0FB8) __sfr BAUDCON1;
334 __at(0x0FB8) volatile __BAUDCON1bits_t BAUDCON1bits;
336 __at(0x0FB9) __sfr PSTR1CON;
337 __at(0x0FB9) volatile __PSTR1CONbits_t PSTR1CONbits;
339 __at(0x0FBA) __sfr T2CON;
340 __at(0x0FBA) volatile __T2CONbits_t T2CONbits;
342 __at(0x0FBB) __sfr PR2;
344 __at(0x0FBC) __sfr TMR2;
346 __at(0x0FBD) __sfr CCP1CON;
347 __at(0x0FBD) volatile __CCP1CONbits_t CCP1CONbits;
349 __at(0x0FBD) __sfr ECCP1CON;
350 __at(0x0FBD) volatile __ECCP1CONbits_t ECCP1CONbits;
352 __at(0x0FBE) __sfr CCPR1;
354 __at(0x0FBE) __sfr CCPR1L;
356 __at(0x0FBF) __sfr CCPR1H;
358 __at(0x0FC0) __sfr ADCON2;
359 __at(0x0FC0) volatile __ADCON2bits_t ADCON2bits;
361 __at(0x0FC1) __sfr ADCON1;
362 __at(0x0FC1) volatile __ADCON1bits_t ADCON1bits;
364 __at(0x0FC2) __sfr ADCON0;
365 __at(0x0FC2) volatile __ADCON0bits_t ADCON0bits;
367 __at(0x0FC3) __sfr ADRESL;
369 __at(0x0FC4) __sfr ADRESH;
371 __at(0x0FC5) __sfr SSP1CON2;
372 __at(0x0FC5) volatile __SSP1CON2bits_t SSP1CON2bits;
374 __at(0x0FC5) __sfr SSPCON2;
375 __at(0x0FC5) volatile __SSPCON2bits_t SSPCON2bits;
377 __at(0x0FC6) __sfr SSP1CON1;
378 __at(0x0FC6) volatile __SSP1CON1bits_t SSP1CON1bits;
380 __at(0x0FC6) __sfr SSPCON;
381 __at(0x0FC6) volatile __SSPCONbits_t SSPCONbits;
383 __at(0x0FC6) __sfr SSPCON1;
384 __at(0x0FC6) volatile __SSPCON1bits_t SSPCON1bits;
386 __at(0x0FC7) __sfr SSP1STAT;
387 __at(0x0FC7) volatile __SSP1STATbits_t SSP1STATbits;
389 __at(0x0FC7) __sfr SSPSTAT;
390 __at(0x0FC7) volatile __SSPSTATbits_t SSPSTATbits;
392 __at(0x0FC8) __sfr SSP1ADD;
393 __at(0x0FC8) volatile __SSP1ADDbits_t SSP1ADDbits;
395 __at(0x0FC8) __sfr SSPADD;
396 __at(0x0FC8) volatile __SSPADDbits_t SSPADDbits;
398 __at(0x0FC9) __sfr SSP1BUF;
400 __at(0x0FC9) __sfr SSPBUF;
402 __at(0x0FCA) __sfr SSP1MSK;
403 __at(0x0FCA) volatile __SSP1MSKbits_t SSP1MSKbits;
405 __at(0x0FCA) __sfr SSPMSK;
406 __at(0x0FCA) volatile __SSPMSKbits_t SSPMSKbits;
408 __at(0x0FCB) __sfr SSP1CON3;
409 __at(0x0FCB) volatile __SSP1CON3bits_t SSP1CON3bits;
411 __at(0x0FCB) __sfr SSPCON3;
412 __at(0x0FCB) volatile __SSPCON3bits_t SSPCON3bits;
414 __at(0x0FCC) __sfr T1GCON;
415 __at(0x0FCC) volatile __T1GCONbits_t T1GCONbits;
417 __at(0x0FCD) __sfr T1CON;
418 __at(0x0FCD) volatile __T1CONbits_t T1CONbits;
420 __at(0x0FCE) __sfr TMR1;
422 __at(0x0FCE) __sfr TMR1L;
424 __at(0x0FCF) __sfr TMR1H;
426 __at(0x0FD0) __sfr RCON;
427 __at(0x0FD0) volatile __RCONbits_t RCONbits;
429 __at(0x0FD1) __sfr WDTCON;
430 __at(0x0FD1) volatile __WDTCONbits_t WDTCONbits;
432 __at(0x0FD2) __sfr OSCCON2;
433 __at(0x0FD2) volatile __OSCCON2bits_t OSCCON2bits;
435 __at(0x0FD3) __sfr OSCCON;
436 __at(0x0FD3) volatile __OSCCONbits_t OSCCONbits;
438 __at(0x0FD5) __sfr T0CON;
439 __at(0x0FD5) volatile __T0CONbits_t T0CONbits;
441 __at(0x0FD6) __sfr TMR0;
443 __at(0x0FD6) __sfr TMR0L;
445 __at(0x0FD7) __sfr TMR0H;
447 __at(0x0FD8) __sfr STATUS;
448 __at(0x0FD8) volatile __STATUSbits_t STATUSbits;
450 __at(0x0FD9) __sfr FSR2L;
452 __at(0x0FDA) __sfr FSR2H;
454 __at(0x0FDB) __sfr PLUSW2;
456 __at(0x0FDC) __sfr PREINC2;
458 __at(0x0FDD) __sfr POSTDEC2;
460 __at(0x0FDE) __sfr POSTINC2;
462 __at(0x0FDF) __sfr INDF2;
464 __at(0x0FE0) __sfr BSR;
466 __at(0x0FE1) __sfr FSR1L;
468 __at(0x0FE2) __sfr FSR1H;
470 __at(0x0FE3) __sfr PLUSW1;
472 __at(0x0FE4) __sfr PREINC1;
474 __at(0x0FE5) __sfr POSTDEC1;
476 __at(0x0FE6) __sfr POSTINC1;
478 __at(0x0FE7) __sfr INDF1;
480 __at(0x0FE8) __sfr WREG;
482 __at(0x0FE9) __sfr FSR0L;
484 __at(0x0FEA) __sfr FSR0H;
486 __at(0x0FEB) __sfr PLUSW0;
488 __at(0x0FEC) __sfr PREINC0;
490 __at(0x0FED) __sfr POSTDEC0;
492 __at(0x0FEE) __sfr POSTINC0;
494 __at(0x0FEF) __sfr INDF0;
496 __at(0x0FF0) __sfr INTCON3;
497 __at(0x0FF0) volatile __INTCON3bits_t INTCON3bits;
499 __at(0x0FF1) __sfr INTCON2;
500 __at(0x0FF1) volatile __INTCON2bits_t INTCON2bits;
502 __at(0x0FF2) __sfr INTCON;
503 __at(0x0FF2) volatile __INTCONbits_t INTCONbits;
505 __at(0x0FF3) __sfr PROD;
507 __at(0x0FF3) __sfr PRODL;
509 __at(0x0FF4) __sfr PRODH;
511 __at(0x0FF5) __sfr TABLAT;
513 __at(0x0FF6) __sfr TBLPTR;
515 __at(0x0FF6) __sfr TBLPTRL;
517 __at(0x0FF7) __sfr TBLPTRH;
519 __at(0x0FF8) __sfr TBLPTRU;
521 __at(0x0FF9) __sfr PC;
523 __at(0x0FF9) __sfr PCL;
525 __at(0x0FFA) __sfr PCLATH;
527 __at(0x0FFB) __sfr PCLATU;
529 __at(0x0FFC) __sfr STKPTR;
530 __at(0x0FFC) volatile __STKPTRbits_t STKPTRbits;
532 __at(0x0FFD) __sfr TOS;
534 __at(0x0FFD) __sfr TOSL;
536 __at(0x0FFE) __sfr TOSH;
538 __at(0x0FFF) __sfr TOSU;