Prepare for SDCC 4.5.0 release.
[sdcc.git] / sdcc / device / non-free / lib / pic16 / libdev / pic18lf47j13.c
blob8ec402f3238c7994d63f0e905e845bd27a9b0e7a
1 /*
2 * This definitions of the PIC18LF47J13 MCU.
4 * This file is part of the GNU PIC library for SDCC, originally
5 * created by Molnar Karoly <molnarkaroly@users.sf.net> 2016.
7 * This file is generated automatically by the cinc2h.pl, 2016-04-13 17:23:58 UTC.
9 * SDCC is licensed under the GNU Public license (GPL) v2. Note that
10 * this license covers the code to the compiler and other executables,
11 * but explicitly does not cover any code or objects generated by sdcc.
13 * For pic device libraries and header files which are derived from
14 * Microchip header (.inc) and linker script (.lkr) files Microchip
15 * requires that "The header files should state that they are only to be
16 * used with authentic Microchip devices" which makes them incompatible
17 * with the GPL. Pic device libraries and header files are located at
18 * non-free/lib and non-free/include directories respectively.
19 * Sdcc should be run with the --use-non-free command line option in
20 * order to include non-free header files and libraries.
22 * See http://sdcc.sourceforge.net/ for the latest information on sdcc.
25 #include <pic18lf47j13.h>
27 //==============================================================================
29 __at(0x0EB8) __sfr ADCTRIG;
30 __at(0x0EB8) volatile __ADCTRIGbits_t ADCTRIGbits;
32 __at(0x0EB9) __sfr PD0;
33 __at(0x0EB9) volatile __PD0bits_t PD0bits;
35 __at(0x0EB9) __sfr PMDIS0;
36 __at(0x0EB9) volatile __PMDIS0bits_t PMDIS0bits;
38 __at(0x0EBA) __sfr PD1;
39 __at(0x0EBA) volatile __PD1bits_t PD1bits;
41 __at(0x0EBA) __sfr PMDIS1;
42 __at(0x0EBA) volatile __PMDIS1bits_t PMDIS1bits;
44 __at(0x0EBB) __sfr PD2;
45 __at(0x0EBB) volatile __PD2bits_t PD2bits;
47 __at(0x0EBB) __sfr PMDIS2;
48 __at(0x0EBB) volatile __PMDIS2bits_t PMDIS2bits;
50 __at(0x0EBC) __sfr PD3;
51 __at(0x0EBC) volatile __PD3bits_t PD3bits;
53 __at(0x0EBC) __sfr PMDIS3;
54 __at(0x0EBC) volatile __PMDIS3bits_t PMDIS3bits;
56 __at(0x0EBF) __sfr PPSCON;
57 __at(0x0EBF) volatile __PPSCONbits_t PPSCONbits;
59 __at(0x0EC0) __sfr RPOR0;
61 __at(0x0EC1) __sfr RPOR1;
63 __at(0x0EC2) __sfr RPOR2;
65 __at(0x0EC3) __sfr RPOR3;
67 __at(0x0EC4) __sfr RPOR4;
69 __at(0x0EC5) __sfr RPOR5;
71 __at(0x0EC6) __sfr RPOR6;
73 __at(0x0EC7) __sfr RPOR7;
75 __at(0x0EC8) __sfr RPOR8;
77 __at(0x0EC9) __sfr RPOR9;
79 __at(0x0ECA) __sfr RPOR10;
81 __at(0x0ECB) __sfr RPOR11;
83 __at(0x0ECC) __sfr RPOR12;
85 __at(0x0ECD) __sfr RPOR13;
87 __at(0x0ECE) __sfr RPOR14;
89 __at(0x0ECF) __sfr RPOR15;
91 __at(0x0ED0) __sfr RPOR16;
93 __at(0x0ED1) __sfr RPOR17;
95 __at(0x0ED2) __sfr RPOR18;
97 __at(0x0ED3) __sfr RPOR19;
99 __at(0x0ED4) __sfr RPOR20;
101 __at(0x0ED5) __sfr RPOR21;
103 __at(0x0ED6) __sfr RPOR22;
105 __at(0x0ED7) __sfr RPOR23;
107 __at(0x0ED8) __sfr RPOR24;
109 __at(0x0EE1) __sfr RPINR1;
111 __at(0x0EE2) __sfr RPINR2;
113 __at(0x0EE3) __sfr RPINR3;
115 __at(0x0EE4) __sfr RPINR4;
117 __at(0x0EE6) __sfr RPINR6;
119 __at(0x0EE7) __sfr RPINR15;
121 __at(0x0EE8) __sfr RPINR7;
123 __at(0x0EE9) __sfr RPINR8;
125 __at(0x0EEA) __sfr RPINR9;
127 __at(0x0EF2) __sfr RPINR12;
129 __at(0x0EF3) __sfr RPINR13;
131 __at(0x0EF4) __sfr RPINR14;
133 __at(0x0EF7) __sfr RPINR16;
135 __at(0x0EF8) __sfr RPINR17;
137 __at(0x0EFC) __sfr RPINR21;
139 __at(0x0EFD) __sfr RPINR22;
141 __at(0x0EFE) __sfr RPINR23;
143 __at(0x0EFF) __sfr RPINR24;
145 __at(0x0F00) __sfr CCP10CON;
146 __at(0x0F00) volatile __CCP10CONbits_t CCP10CONbits;
148 __at(0x0F01) __sfr CCPR10L;
150 __at(0x0F02) __sfr CCPR10H;
152 __at(0x0F03) __sfr CCP9CON;
153 __at(0x0F03) volatile __CCP9CONbits_t CCP9CONbits;
155 __at(0x0F04) __sfr CCPR9L;
157 __at(0x0F05) __sfr CCPR9H;
159 __at(0x0F06) __sfr CCP8CON;
160 __at(0x0F06) volatile __CCP8CONbits_t CCP8CONbits;
162 __at(0x0F07) __sfr CCPR8L;
164 __at(0x0F08) __sfr CCPR8H;
166 __at(0x0F09) __sfr CCP7CON;
167 __at(0x0F09) volatile __CCP7CONbits_t CCP7CONbits;
169 __at(0x0F0A) __sfr CCPR7L;
171 __at(0x0F0B) __sfr CCPR7H;
173 __at(0x0F0C) __sfr CCP6CON;
174 __at(0x0F0C) volatile __CCP6CONbits_t CCP6CONbits;
176 __at(0x0F0D) __sfr CCPR6L;
178 __at(0x0F0E) __sfr CCPR6H;
180 __at(0x0F0F) __sfr CCP5CON;
181 __at(0x0F0F) volatile __CCP5CONbits_t CCP5CONbits;
183 __at(0x0F10) __sfr CCPR5L;
185 __at(0x0F11) __sfr CCPR5H;
187 __at(0x0F12) __sfr CCP4CON;
188 __at(0x0F12) volatile __CCP4CONbits_t CCP4CONbits;
190 __at(0x0F13) __sfr CCPR4L;
192 __at(0x0F14) __sfr CCPR4H;
194 __at(0x0F15) __sfr CCP3CON;
195 __at(0x0F15) volatile __CCP3CONbits_t CCP3CONbits;
197 __at(0x0F16) __sfr CCPR3L;
199 __at(0x0F17) __sfr CCPR3H;
201 __at(0x0F18) __sfr ECCP3DEL;
202 __at(0x0F18) volatile __ECCP3DELbits_t ECCP3DELbits;
204 __at(0x0F19) __sfr ECCP3AS;
205 __at(0x0F19) volatile __ECCP3ASbits_t ECCP3ASbits;
207 __at(0x0F1A) __sfr PSTR3CON;
208 __at(0x0F1A) volatile __PSTR3CONbits_t PSTR3CONbits;
210 __at(0x0F1B) __sfr T8CON;
211 __at(0x0F1B) volatile __T8CONbits_t T8CONbits;
213 __at(0x0F1C) __sfr PR8;
215 __at(0x0F1D) __sfr TMR8;
217 __at(0x0F1E) __sfr T6CON;
218 __at(0x0F1E) volatile __T6CONbits_t T6CONbits;
220 __at(0x0F1F) __sfr PR6;
222 __at(0x0F20) __sfr TMR6;
224 __at(0x0F21) __sfr T5GCON;
225 __at(0x0F21) volatile __T5GCONbits_t T5GCONbits;
227 __at(0x0F22) __sfr T5CON;
228 __at(0x0F22) volatile __T5CONbits_t T5CONbits;
230 __at(0x0F23) __sfr TMR5L;
232 __at(0x0F24) __sfr TMR5H;
234 __at(0x0F25) __sfr CM3CON;
235 __at(0x0F25) volatile __CM3CONbits_t CM3CONbits;
237 __at(0x0F3A) __sfr RTCVALL;
239 __at(0x0F3B) __sfr RTCVALH;
241 __at(0x0F3C) __sfr PADCFG1;
242 __at(0x0F3C) volatile __PADCFG1bits_t PADCFG1bits;
244 __at(0x0F3D) __sfr REFOCON;
245 __at(0x0F3D) volatile __REFOCONbits_t REFOCONbits;
247 __at(0x0F3E) __sfr RTCCAL;
248 __at(0x0F3E) volatile __RTCCALbits_t RTCCALbits;
250 __at(0x0F3F) __sfr RTCCFG;
251 __at(0x0F3F) volatile __RTCCFGbits_t RTCCFGbits;
253 __at(0x0F40) __sfr ODCON3;
254 __at(0x0F40) volatile __ODCON3bits_t ODCON3bits;
256 __at(0x0F41) __sfr ODCON2;
257 __at(0x0F41) volatile __ODCON2bits_t ODCON2bits;
259 __at(0x0F42) __sfr ODCON1;
260 __at(0x0F42) volatile __ODCON1bits_t ODCON1bits;
262 __at(0x0F44) __sfr ALRMVALL;
264 __at(0x0F45) __sfr ALRMVALH;
266 __at(0x0F46) __sfr ALRMRPT;
267 __at(0x0F46) volatile __ALRMRPTbits_t ALRMRPTbits;
269 __at(0x0F47) __sfr ALRMCFG;
270 __at(0x0F47) volatile __ALRMCFGbits_t ALRMCFGbits;
272 __at(0x0F48) __sfr ANCON0;
273 __at(0x0F48) volatile __ANCON0bits_t ANCON0bits;
275 __at(0x0F49) __sfr ANCON1;
276 __at(0x0F49) volatile __ANCON1bits_t ANCON1bits;
278 __at(0x0F4A) __sfr DSWAKEL;
279 __at(0x0F4A) volatile __DSWAKELbits_t DSWAKELbits;
281 __at(0x0F4B) __sfr DSWAKEH;
282 __at(0x0F4B) volatile __DSWAKEHbits_t DSWAKEHbits;
284 __at(0x0F4C) __sfr DSCONL;
285 __at(0x0F4C) volatile __DSCONLbits_t DSCONLbits;
287 __at(0x0F4D) __sfr DSCONH;
288 __at(0x0F4D) volatile __DSCONHbits_t DSCONHbits;
290 __at(0x0F4E) __sfr DSGPR0;
292 __at(0x0F4F) __sfr DSGPR1;
294 __at(0x0F50) __sfr CCPTMRS2;
295 __at(0x0F50) volatile __CCPTMRS2bits_t CCPTMRS2bits;
297 __at(0x0F51) __sfr CCPTMRS1;
298 __at(0x0F51) volatile __CCPTMRS1bits_t CCPTMRS1bits;
300 __at(0x0F52) __sfr CCPTMRS0;
301 __at(0x0F52) volatile __CCPTMRS0bits_t CCPTMRS0bits;
303 __at(0x0F53) __sfr CVRCON;
304 __at(0x0F53) volatile __CVRCONbits_t CVRCONbits;
306 __at(0x0F54) __sfr PMSTATL;
307 __at(0x0F54) volatile __PMSTATLbits_t PMSTATLbits;
309 __at(0x0F55) __sfr PMSTATH;
310 __at(0x0F55) volatile __PMSTATHbits_t PMSTATHbits;
312 __at(0x0F56) __sfr PMEL;
313 __at(0x0F56) volatile __PMELbits_t PMELbits;
315 __at(0x0F57) __sfr PMEH;
316 __at(0x0F57) volatile __PMEHbits_t PMEHbits;
318 __at(0x0F58) __sfr PMDIN2L;
320 __at(0x0F59) __sfr PMDIN2H;
322 __at(0x0F5A) __sfr PMDOUT2L;
324 __at(0x0F5B) __sfr PMDOUT2H;
326 __at(0x0F5C) __sfr PMMODEL;
327 __at(0x0F5C) volatile __PMMODELbits_t PMMODELbits;
329 __at(0x0F5D) __sfr PMMODEH;
330 __at(0x0F5D) volatile __PMMODEHbits_t PMMODEHbits;
332 __at(0x0F5E) __sfr PMCONL;
333 __at(0x0F5E) volatile __PMCONLbits_t PMCONLbits;
335 __at(0x0F5F) __sfr PMCONH;
336 __at(0x0F5F) volatile __PMCONHbits_t PMCONHbits;
338 __at(0x0F66) __sfr DMABCH;
340 __at(0x0F67) __sfr DMABCL;
342 __at(0x0F68) __sfr RXADDRH;
344 __at(0x0F69) __sfr RXADDRL;
346 __at(0x0F6A) __sfr TXADDRH;
348 __at(0x0F6B) __sfr TXADDRL;
350 __at(0x0F6C) __sfr PMDIN1L;
352 __at(0x0F6D) __sfr PMDIN1H;
354 __at(0x0F6E) __sfr PMADDRL;
356 __at(0x0F6E) __sfr PMDOUT1L;
358 __at(0x0F6F) __sfr PMADDRH;
359 __at(0x0F6F) volatile __PMADDRHbits_t PMADDRHbits;
361 __at(0x0F6F) __sfr PMDOUT1H;
363 __at(0x0F70) __sfr CMSTAT;
364 __at(0x0F70) volatile __CMSTATbits_t CMSTATbits;
366 __at(0x0F70) __sfr CMSTATUS;
367 __at(0x0F70) volatile __CMSTATUSbits_t CMSTATUSbits;
369 __at(0x0F71) __sfr SSP2CON2;
370 __at(0x0F71) volatile __SSP2CON2bits_t SSP2CON2bits;
372 __at(0x0F72) __sfr SSP2CON1;
373 __at(0x0F72) volatile __SSP2CON1bits_t SSP2CON1bits;
375 __at(0x0F73) __sfr SSP2STAT;
376 __at(0x0F73) volatile __SSP2STATbits_t SSP2STATbits;
378 __at(0x0F74) __sfr SSP2ADD;
380 __at(0x0F74) __sfr SSP2MSK;
381 __at(0x0F74) volatile __SSP2MSKbits_t SSP2MSKbits;
383 __at(0x0F75) __sfr SSP2BUF;
385 __at(0x0F76) __sfr T4CON;
386 __at(0x0F76) volatile __T4CONbits_t T4CONbits;
388 __at(0x0F77) __sfr PR4;
390 __at(0x0F78) __sfr TMR4;
392 __at(0x0F79) __sfr T3CON;
393 __at(0x0F79) volatile __T3CONbits_t T3CONbits;
395 __at(0x0F7A) __sfr TMR3;
397 __at(0x0F7A) __sfr TMR3L;
399 __at(0x0F7B) __sfr TMR3H;
401 __at(0x0F7C) __sfr BAUDCON2;
402 __at(0x0F7C) volatile __BAUDCON2bits_t BAUDCON2bits;
404 __at(0x0F7D) __sfr SPBRGH2;
406 __at(0x0F7E) __sfr BAUDCON;
407 __at(0x0F7E) volatile __BAUDCONbits_t BAUDCONbits;
409 __at(0x0F7E) __sfr BAUDCON1;
410 __at(0x0F7E) volatile __BAUDCON1bits_t BAUDCON1bits;
412 __at(0x0F7E) __sfr BAUDCTL;
413 __at(0x0F7E) volatile __BAUDCTLbits_t BAUDCTLbits;
415 __at(0x0F7F) __sfr SPBRGH;
417 __at(0x0F7F) __sfr SPBRGH1;
419 __at(0x0F80) __sfr PORTA;
420 __at(0x0F80) volatile __PORTAbits_t PORTAbits;
422 __at(0x0F81) __sfr PORTB;
423 __at(0x0F81) volatile __PORTBbits_t PORTBbits;
425 __at(0x0F82) __sfr PORTC;
426 __at(0x0F82) volatile __PORTCbits_t PORTCbits;
428 __at(0x0F83) __sfr PORTD;
429 __at(0x0F83) volatile __PORTDbits_t PORTDbits;
431 __at(0x0F84) __sfr PORTE;
432 __at(0x0F84) volatile __PORTEbits_t PORTEbits;
434 __at(0x0F85) __sfr HLVDCON;
435 __at(0x0F85) volatile __HLVDCONbits_t HLVDCONbits;
437 __at(0x0F86) __sfr DMACON2;
438 __at(0x0F86) volatile __DMACON2bits_t DMACON2bits;
440 __at(0x0F87) __sfr OSCCON2;
441 __at(0x0F87) volatile __OSCCON2bits_t OSCCON2bits;
443 __at(0x0F88) __sfr DMACON1;
444 __at(0x0F88) volatile __DMACON1bits_t DMACON1bits;
446 __at(0x0F89) __sfr LATA;
447 __at(0x0F89) volatile __LATAbits_t LATAbits;
449 __at(0x0F8A) __sfr LATB;
450 __at(0x0F8A) volatile __LATBbits_t LATBbits;
452 __at(0x0F8B) __sfr LATC;
453 __at(0x0F8B) volatile __LATCbits_t LATCbits;
455 __at(0x0F8C) __sfr LATD;
456 __at(0x0F8C) volatile __LATDbits_t LATDbits;
458 __at(0x0F8D) __sfr LATE;
459 __at(0x0F8D) volatile __LATEbits_t LATEbits;
461 __at(0x0F8E) __sfr PIE4;
462 __at(0x0F8E) volatile __PIE4bits_t PIE4bits;
464 __at(0x0F8F) __sfr PIR4;
465 __at(0x0F8F) volatile __PIR4bits_t PIR4bits;
467 __at(0x0F90) __sfr IPR4;
468 __at(0x0F90) volatile __IPR4bits_t IPR4bits;
470 __at(0x0F91) __sfr PIE5;
471 __at(0x0F91) volatile __PIE5bits_t PIE5bits;
473 __at(0x0F92) __sfr TRISA;
474 __at(0x0F92) volatile __TRISAbits_t TRISAbits;
476 __at(0x0F93) __sfr TRISB;
477 __at(0x0F93) volatile __TRISBbits_t TRISBbits;
479 __at(0x0F94) __sfr TRISC;
480 __at(0x0F94) volatile __TRISCbits_t TRISCbits;
482 __at(0x0F95) __sfr TRISD;
483 __at(0x0F95) volatile __TRISDbits_t TRISDbits;
485 __at(0x0F96) __sfr TRISE;
486 __at(0x0F96) volatile __TRISEbits_t TRISEbits;
488 __at(0x0F97) __sfr T3GCON;
489 __at(0x0F97) volatile __T3GCONbits_t T3GCONbits;
491 __at(0x0F98) __sfr PIR5;
492 __at(0x0F98) volatile __PIR5bits_t PIR5bits;
494 __at(0x0F99) __sfr IPR5;
495 __at(0x0F99) volatile __IPR5bits_t IPR5bits;
497 __at(0x0F9A) __sfr T1GCON;
498 __at(0x0F9A) volatile __T1GCONbits_t T1GCONbits;
500 __at(0x0F9B) __sfr OSCTUNE;
501 __at(0x0F9B) volatile __OSCTUNEbits_t OSCTUNEbits;
503 __at(0x0F9C) __sfr RCSTA2;
504 __at(0x0F9C) volatile __RCSTA2bits_t RCSTA2bits;
506 __at(0x0F9D) __sfr PIE1;
507 __at(0x0F9D) volatile __PIE1bits_t PIE1bits;
509 __at(0x0F9E) __sfr PIR1;
510 __at(0x0F9E) volatile __PIR1bits_t PIR1bits;
512 __at(0x0F9F) __sfr IPR1;
513 __at(0x0F9F) volatile __IPR1bits_t IPR1bits;
515 __at(0x0FA0) __sfr PIE2;
516 __at(0x0FA0) volatile __PIE2bits_t PIE2bits;
518 __at(0x0FA1) __sfr PIR2;
519 __at(0x0FA1) volatile __PIR2bits_t PIR2bits;
521 __at(0x0FA2) __sfr IPR2;
522 __at(0x0FA2) volatile __IPR2bits_t IPR2bits;
524 __at(0x0FA3) __sfr PIE3;
525 __at(0x0FA3) volatile __PIE3bits_t PIE3bits;
527 __at(0x0FA4) __sfr PIR3;
528 __at(0x0FA4) volatile __PIR3bits_t PIR3bits;
530 __at(0x0FA5) __sfr IPR3;
531 __at(0x0FA5) volatile __IPR3bits_t IPR3bits;
533 __at(0x0FA6) __sfr EECON1;
534 __at(0x0FA6) volatile __EECON1bits_t EECON1bits;
536 __at(0x0FA7) __sfr EECON2;
538 __at(0x0FA8) __sfr TXSTA2;
539 __at(0x0FA8) volatile __TXSTA2bits_t TXSTA2bits;
541 __at(0x0FA9) __sfr TXREG2;
543 __at(0x0FAA) __sfr RCREG2;
545 __at(0x0FAB) __sfr SPBRG2;
547 __at(0x0FAC) __sfr RCSTA;
548 __at(0x0FAC) volatile __RCSTAbits_t RCSTAbits;
550 __at(0x0FAC) __sfr RCSTA1;
551 __at(0x0FAC) volatile __RCSTA1bits_t RCSTA1bits;
553 __at(0x0FAD) __sfr TXSTA;
554 __at(0x0FAD) volatile __TXSTAbits_t TXSTAbits;
556 __at(0x0FAD) __sfr TXSTA1;
557 __at(0x0FAD) volatile __TXSTA1bits_t TXSTA1bits;
559 __at(0x0FAE) __sfr TXREG;
561 __at(0x0FAE) __sfr TXREG1;
563 __at(0x0FAF) __sfr RCREG;
565 __at(0x0FAF) __sfr RCREG1;
567 __at(0x0FB0) __sfr SPBRG;
569 __at(0x0FB0) __sfr SPBRG1;
571 __at(0x0FB1) __sfr CTMUICON;
572 __at(0x0FB1) volatile __CTMUICONbits_t CTMUICONbits;
574 __at(0x0FB2) __sfr CTMUCONL;
575 __at(0x0FB2) volatile __CTMUCONLbits_t CTMUCONLbits;
577 __at(0x0FB3) __sfr CTMUCONH;
578 __at(0x0FB3) volatile __CTMUCONHbits_t CTMUCONHbits;
580 __at(0x0FB4) __sfr CCP2CON;
581 __at(0x0FB4) volatile __CCP2CONbits_t CCP2CONbits;
583 __at(0x0FB4) __sfr ECCP2CON;
584 __at(0x0FB4) volatile __ECCP2CONbits_t ECCP2CONbits;
586 __at(0x0FB5) __sfr CCPR2;
588 __at(0x0FB5) __sfr CCPR2L;
590 __at(0x0FB6) __sfr CCPR2H;
592 __at(0x0FB7) __sfr ECCP2DEL;
593 __at(0x0FB7) volatile __ECCP2DELbits_t ECCP2DELbits;
595 __at(0x0FB7) __sfr PWM2CON;
596 __at(0x0FB7) volatile __PWM2CONbits_t PWM2CONbits;
598 __at(0x0FB8) __sfr ECCP2AS;
599 __at(0x0FB8) volatile __ECCP2ASbits_t ECCP2ASbits;
601 __at(0x0FB9) __sfr PSTR2CON;
602 __at(0x0FB9) volatile __PSTR2CONbits_t PSTR2CONbits;
604 __at(0x0FBA) __sfr CCP1CON;
605 __at(0x0FBA) volatile __CCP1CONbits_t CCP1CONbits;
607 __at(0x0FBA) __sfr ECCP1CON;
608 __at(0x0FBA) volatile __ECCP1CONbits_t ECCP1CONbits;
610 __at(0x0FBB) __sfr CCPR1;
612 __at(0x0FBB) __sfr CCPR1L;
614 __at(0x0FBC) __sfr CCPR1H;
616 __at(0x0FBD) __sfr ECCP1DEL;
617 __at(0x0FBD) volatile __ECCP1DELbits_t ECCP1DELbits;
619 __at(0x0FBD) __sfr PWM1CON;
620 __at(0x0FBD) volatile __PWM1CONbits_t PWM1CONbits;
622 __at(0x0FBE) __sfr ECCP1AS;
623 __at(0x0FBE) volatile __ECCP1ASbits_t ECCP1ASbits;
625 __at(0x0FBF) __sfr PSTR1CON;
626 __at(0x0FBF) volatile __PSTR1CONbits_t PSTR1CONbits;
628 __at(0x0FC0) __sfr WDTCON;
629 __at(0x0FC0) volatile __WDTCONbits_t WDTCONbits;
631 __at(0x0FC1) __sfr ADCON1;
632 __at(0x0FC1) volatile __ADCON1bits_t ADCON1bits;
634 __at(0x0FC2) __sfr ADCON0;
635 __at(0x0FC2) volatile __ADCON0bits_t ADCON0bits;
637 __at(0x0FC3) __sfr ADRES;
639 __at(0x0FC3) __sfr ADRESL;
641 __at(0x0FC4) __sfr ADRESH;
643 __at(0x0FC5) __sfr SSP1CON2;
644 __at(0x0FC5) volatile __SSP1CON2bits_t SSP1CON2bits;
646 __at(0x0FC5) __sfr SSPCON2;
647 __at(0x0FC5) volatile __SSPCON2bits_t SSPCON2bits;
649 __at(0x0FC6) __sfr SSP1CON1;
650 __at(0x0FC6) volatile __SSP1CON1bits_t SSP1CON1bits;
652 __at(0x0FC6) __sfr SSPCON1;
653 __at(0x0FC6) volatile __SSPCON1bits_t SSPCON1bits;
655 __at(0x0FC7) __sfr SSP1STAT;
656 __at(0x0FC7) volatile __SSP1STATbits_t SSP1STATbits;
658 __at(0x0FC7) __sfr SSPSTAT;
659 __at(0x0FC7) volatile __SSPSTATbits_t SSPSTATbits;
661 __at(0x0FC8) __sfr SSP1ADD;
663 __at(0x0FC8) __sfr SSP1MSK;
664 __at(0x0FC8) volatile __SSP1MSKbits_t SSP1MSKbits;
666 __at(0x0FC8) __sfr SSPADD;
668 __at(0x0FC9) __sfr SSP1BUF;
670 __at(0x0FC9) __sfr SSPBUF;
672 __at(0x0FCA) __sfr T2CON;
673 __at(0x0FCA) volatile __T2CONbits_t T2CONbits;
675 __at(0x0FCB) __sfr PR2;
677 __at(0x0FCC) __sfr TMR2;
679 __at(0x0FCD) __sfr T1CON;
680 __at(0x0FCD) volatile __T1CONbits_t T1CONbits;
682 __at(0x0FCE) __sfr TMR1;
684 __at(0x0FCE) __sfr TMR1L;
686 __at(0x0FCF) __sfr TMR1H;
688 __at(0x0FD0) __sfr RCON;
689 __at(0x0FD0) volatile __RCONbits_t RCONbits;
691 __at(0x0FD1) __sfr CM2CON;
692 __at(0x0FD1) volatile __CM2CONbits_t CM2CONbits;
694 __at(0x0FD1) __sfr CM2CON1;
695 __at(0x0FD1) volatile __CM2CON1bits_t CM2CON1bits;
697 __at(0x0FD2) __sfr CM1CON;
698 __at(0x0FD2) volatile __CM1CONbits_t CM1CONbits;
700 __at(0x0FD2) __sfr CM1CON1;
701 __at(0x0FD2) volatile __CM1CON1bits_t CM1CON1bits;
703 __at(0x0FD3) __sfr OSCCON;
704 __at(0x0FD3) volatile __OSCCONbits_t OSCCONbits;
706 __at(0x0FD5) __sfr T0CON;
707 __at(0x0FD5) volatile __T0CONbits_t T0CONbits;
709 __at(0x0FD6) __sfr TMR0;
711 __at(0x0FD6) __sfr TMR0L;
713 __at(0x0FD7) __sfr TMR0H;
715 __at(0x0FD8) __sfr STATUS;
716 __at(0x0FD8) volatile __STATUSbits_t STATUSbits;
718 __at(0x0FD9) __sfr FSR2L;
720 __at(0x0FDA) __sfr FSR2H;
722 __at(0x0FDB) __sfr PLUSW2;
724 __at(0x0FDC) __sfr PREINC2;
726 __at(0x0FDD) __sfr POSTDEC2;
728 __at(0x0FDE) __sfr POSTINC2;
730 __at(0x0FDF) __sfr INDF2;
732 __at(0x0FE0) __sfr BSR;
734 __at(0x0FE1) __sfr FSR1L;
736 __at(0x0FE2) __sfr FSR1H;
738 __at(0x0FE3) __sfr PLUSW1;
740 __at(0x0FE4) __sfr PREINC1;
742 __at(0x0FE5) __sfr POSTDEC1;
744 __at(0x0FE6) __sfr POSTINC1;
746 __at(0x0FE7) __sfr INDF1;
748 __at(0x0FE8) __sfr WREG;
750 __at(0x0FE9) __sfr FSR0L;
752 __at(0x0FEA) __sfr FSR0H;
754 __at(0x0FEB) __sfr PLUSW0;
756 __at(0x0FEC) __sfr PREINC0;
758 __at(0x0FED) __sfr POSTDEC0;
760 __at(0x0FEE) __sfr POSTINC0;
762 __at(0x0FEF) __sfr INDF0;
764 __at(0x0FF0) __sfr INTCON3;
765 __at(0x0FF0) volatile __INTCON3bits_t INTCON3bits;
767 __at(0x0FF1) __sfr INTCON2;
768 __at(0x0FF1) volatile __INTCON2bits_t INTCON2bits;
770 __at(0x0FF2) __sfr INTCON;
771 __at(0x0FF2) volatile __INTCONbits_t INTCONbits;
773 __at(0x0FF3) __sfr PROD;
775 __at(0x0FF3) __sfr PRODL;
777 __at(0x0FF4) __sfr PRODH;
779 __at(0x0FF5) __sfr TABLAT;
781 __at(0x0FF6) __sfr TBLPTR;
783 __at(0x0FF6) __sfr TBLPTRL;
785 __at(0x0FF7) __sfr TBLPTRH;
787 __at(0x0FF8) __sfr TBLPTRU;
789 __at(0x0FF9) __sfr PC;
791 __at(0x0FF9) __sfr PCL;
793 __at(0x0FFA) __sfr PCLATH;
795 __at(0x0FFB) __sfr PCLATU;
797 __at(0x0FFC) __sfr STKPTR;
798 __at(0x0FFC) volatile __STKPTRbits_t STKPTRbits;
800 __at(0x0FFD) __sfr TOS;
802 __at(0x0FFD) __sfr TOSL;
804 __at(0x0FFE) __sfr TOSH;
806 __at(0x0FFF) __sfr TOSU;