2 * This declarations of the PIC16LF870 MCU.
4 * This file is part of the GNU PIC library for SDCC, originally
5 * created by Molnar Karoly <molnarkaroly@users.sf.net> 2016.
7 * This file is generated automatically by the cinc2h.pl, 2016-04-13 17:22:59 UTC.
9 * SDCC is licensed under the GNU Public license (GPL) v2. Note that
10 * this license covers the code to the compiler and other executables,
11 * but explicitly does not cover any code or objects generated by sdcc.
13 * For pic device libraries and header files which are derived from
14 * Microchip header (.inc) and linker script (.lkr) files Microchip
15 * requires that "The header files should state that they are only to be
16 * used with authentic Microchip devices" which makes them incompatible
17 * with the GPL. Pic device libraries and header files are located at
18 * non-free/lib and non-free/include directories respectively.
19 * Sdcc should be run with the --use-non-free command line option in
20 * order to include non-free header files and libraries.
22 * See http://sdcc.sourceforge.net/ for the latest information on sdcc.
25 #ifndef __PIC16LF870_H__
26 #define __PIC16LF870_H__
28 //==============================================================================
32 //==============================================================================
34 #ifndef NO_ADDR_DEFINES
36 #define INDF_ADDR 0x0000
37 #define TMR0_ADDR 0x0001
38 #define PCL_ADDR 0x0002
39 #define STATUS_ADDR 0x0003
40 #define FSR_ADDR 0x0004
41 #define PORTA_ADDR 0x0005
42 #define PORTB_ADDR 0x0006
43 #define PORTC_ADDR 0x0007
44 #define PCLATH_ADDR 0x000A
45 #define INTCON_ADDR 0x000B
46 #define PIR1_ADDR 0x000C
47 #define PIR2_ADDR 0x000D
48 #define TMR1_ADDR 0x000E
49 #define TMR1L_ADDR 0x000E
50 #define TMR1H_ADDR 0x000F
51 #define T1CON_ADDR 0x0010
52 #define TMR2_ADDR 0x0011
53 #define T2CON_ADDR 0x0012
54 #define CCPR1_ADDR 0x0015
55 #define CCPR1L_ADDR 0x0015
56 #define CCPR1H_ADDR 0x0016
57 #define CCP1CON_ADDR 0x0017
58 #define RCSTA_ADDR 0x0018
59 #define TXREG_ADDR 0x0019
60 #define RCREG_ADDR 0x001A
61 #define ADRESH_ADDR 0x001E
62 #define ADCON0_ADDR 0x001F
63 #define OPTION_REG_ADDR 0x0081
64 #define TRISA_ADDR 0x0085
65 #define TRISB_ADDR 0x0086
66 #define TRISC_ADDR 0x0087
67 #define PIE1_ADDR 0x008C
68 #define PIE2_ADDR 0x008D
69 #define PCON_ADDR 0x008E
70 #define PR2_ADDR 0x0092
71 #define TXSTA_ADDR 0x0098
72 #define SPBRG_ADDR 0x0099
73 #define ADRESL_ADDR 0x009E
74 #define ADCON1_ADDR 0x009F
75 #define EEDATA_ADDR 0x010C
76 #define EEADR_ADDR 0x010D
77 #define EEDATH_ADDR 0x010E
78 #define EEADRH_ADDR 0x010F
79 #define EECON1_ADDR 0x018C
80 #define EECON2_ADDR 0x018D
82 #endif // #ifndef NO_ADDR_DEFINES
84 //==============================================================================
86 // Register Definitions
88 //==============================================================================
90 extern __at(0x0000) __sfr INDF
;
91 extern __at(0x0001) __sfr TMR0
;
92 extern __at(0x0002) __sfr PCL
;
94 //==============================================================================
97 extern __at(0x0003) __sfr STATUS
;
121 extern __at(0x0003) volatile __STATUSbits_t STATUSbits
;
132 //==============================================================================
134 extern __at(0x0004) __sfr FSR
;
136 //==============================================================================
139 extern __at(0x0005) __sfr PORTA
;
162 extern __at(0x0005) volatile __PORTAbits_t PORTAbits
;
171 //==============================================================================
174 //==============================================================================
177 extern __at(0x0006) __sfr PORTB
;
191 extern __at(0x0006) volatile __PORTBbits_t PORTBbits
;
202 //==============================================================================
205 //==============================================================================
208 extern __at(0x0007) __sfr PORTC
;
222 extern __at(0x0007) volatile __PORTCbits_t PORTCbits
;
233 //==============================================================================
235 extern __at(0x000A) __sfr PCLATH
;
237 //==============================================================================
240 extern __at(0x000B) __sfr INTCON
;
269 extern __at(0x000B) volatile __INTCONbits_t INTCONbits
;
282 //==============================================================================
285 //==============================================================================
288 extern __at(0x000C) __sfr PIR1
;
302 extern __at(0x000C) volatile __PIR1bits_t PIR1bits
;
311 //==============================================================================
314 //==============================================================================
317 extern __at(0x000D) __sfr PIR2
;
331 extern __at(0x000D) volatile __PIR2bits_t PIR2bits
;
335 //==============================================================================
337 extern __at(0x000E) __sfr TMR1
;
338 extern __at(0x000E) __sfr TMR1L
;
339 extern __at(0x000F) __sfr TMR1H
;
341 //==============================================================================
344 extern __at(0x0010) __sfr T1CON
;
352 unsigned NOT_T1SYNC
: 1;
353 unsigned T1OSCEN
: 1;
354 unsigned T1CKPS0
: 1;
355 unsigned T1CKPS1
: 1;
364 unsigned T1INSYNC
: 1;
392 extern __at(0x0010) volatile __T1CONbits_t T1CONbits
;
396 #define _NOT_T1SYNC 0x04
397 #define _T1INSYNC 0x04
399 #define _T1OSCEN 0x08
400 #define _T1CKPS0 0x10
401 #define _T1CKPS1 0x20
403 //==============================================================================
405 extern __at(0x0011) __sfr TMR2
;
407 //==============================================================================
410 extern __at(0x0012) __sfr T2CON
;
416 unsigned T2CKPS0
: 1;
417 unsigned T2CKPS1
: 1;
419 unsigned TOUTPS0
: 1;
420 unsigned TOUTPS1
: 1;
421 unsigned TOUTPS2
: 1;
422 unsigned TOUTPS3
: 1;
440 extern __at(0x0012) volatile __T2CONbits_t T2CONbits
;
442 #define _T2CKPS0 0x01
443 #define _T2CKPS1 0x02
445 #define _TOUTPS0 0x08
446 #define _TOUTPS1 0x10
447 #define _TOUTPS2 0x20
448 #define _TOUTPS3 0x40
450 //==============================================================================
452 extern __at(0x0015) __sfr CCPR1
;
453 extern __at(0x0015) __sfr CCPR1L
;
454 extern __at(0x0016) __sfr CCPR1H
;
456 //==============================================================================
459 extern __at(0x0017) __sfr CCP1CON
;
482 extern __at(0x0017) volatile __CCP1CONbits_t CCP1CONbits
;
491 //==============================================================================
494 //==============================================================================
497 extern __at(0x0018) __sfr RCSTA
;
533 unsigned NOT_RC8
: 1;
550 extern __at(0x0018) volatile __RCSTAbits_t RCSTAbits
;
561 #define _NOT_RC8 0x40
565 //==============================================================================
567 extern __at(0x0019) __sfr TXREG
;
568 extern __at(0x001A) __sfr RCREG
;
569 extern __at(0x001E) __sfr ADRESH
;
571 //==============================================================================
574 extern __at(0x001F) __sfr ADCON0
;
582 unsigned GO_NOT_DONE
: 1;
606 unsigned NOT_DONE
: 1;
618 unsigned GO_DONE
: 1;
640 extern __at(0x001F) volatile __ADCON0bits_t ADCON0bits
;
643 #define _GO_NOT_DONE 0x04
645 #define _NOT_DONE 0x04
646 #define _GO_DONE 0x04
653 //==============================================================================
656 //==============================================================================
659 extern __at(0x0081) __sfr OPTION_REG
;
672 unsigned NOT_RBPU
: 1;
680 } __OPTION_REGbits_t
;
682 extern __at(0x0081) volatile __OPTION_REGbits_t OPTION_REGbits
;
691 #define _NOT_RBPU 0x80
693 //==============================================================================
696 //==============================================================================
699 extern __at(0x0085) __sfr TRISA
;
722 extern __at(0x0085) volatile __TRISAbits_t TRISAbits
;
731 //==============================================================================
734 //==============================================================================
737 extern __at(0x0086) __sfr TRISB
;
751 extern __at(0x0086) volatile __TRISBbits_t TRISBbits
;
762 //==============================================================================
765 //==============================================================================
768 extern __at(0x0087) __sfr TRISC
;
782 extern __at(0x0087) volatile __TRISCbits_t TRISCbits
;
793 //==============================================================================
796 //==============================================================================
799 extern __at(0x008C) __sfr PIE1
;
813 extern __at(0x008C) volatile __PIE1bits_t PIE1bits
;
822 //==============================================================================
825 //==============================================================================
828 extern __at(0x008D) __sfr PIE2
;
842 extern __at(0x008D) volatile __PIE2bits_t PIE2bits
;
846 //==============================================================================
849 //==============================================================================
852 extern __at(0x008E) __sfr PCON
;
858 unsigned NOT_BOR
: 1;
859 unsigned NOT_POR
: 1;
881 extern __at(0x008E) volatile __PCONbits_t PCONbits
;
883 #define _NOT_BOR 0x01
885 #define _NOT_POR 0x02
887 //==============================================================================
889 extern __at(0x0092) __sfr PR2
;
891 //==============================================================================
894 extern __at(0x0098) __sfr TXSTA
;
918 unsigned NOT_TX8
: 1;
935 extern __at(0x0098) volatile __TXSTAbits_t TXSTAbits
;
944 #define _NOT_TX8 0x40
948 //==============================================================================
950 extern __at(0x0099) __sfr SPBRG
;
951 extern __at(0x009E) __sfr ADRESL
;
953 //==============================================================================
956 extern __at(0x009F) __sfr ADCON1
;
979 extern __at(0x009F) volatile __ADCON1bits_t ADCON1bits
;
987 //==============================================================================
989 extern __at(0x010C) __sfr EEDATA
;
990 extern __at(0x010D) __sfr EEADR
;
991 extern __at(0x010E) __sfr EEDATH
;
992 extern __at(0x010F) __sfr EEADRH
;
994 //==============================================================================
997 extern __at(0x018C) __sfr EECON1
;
1011 extern __at(0x018C) volatile __EECON1bits_t EECON1bits
;
1019 //==============================================================================
1021 extern __at(0x018D) __sfr EECON2
;
1023 //==============================================================================
1025 // Configuration Bits
1027 //==============================================================================
1029 #define _CONFIG 0x2007
1031 //----------------------------- CONFIG Options -------------------------------
1033 #define _FOSC_LP 0x3FFC // LP oscillator.
1034 #define _LP_OSC 0x3FFC // LP oscillator.
1035 #define _FOSC_XT 0x3FFD // XT oscillator.
1036 #define _XT_OSC 0x3FFD // XT oscillator.
1037 #define _FOSC_HS 0x3FFE // HS oscillator.
1038 #define _HS_OSC 0x3FFE // HS oscillator.
1039 #define _FOSC_EXTRC 0x3FFF // RC oscillator.
1040 #define _RC_OSC 0x3FFF // RC oscillator.
1041 #define _WDTE_OFF 0x3FFB // WDT disabled.
1042 #define _WDT_OFF 0x3FFB // WDT disabled.
1043 #define _WDTE_ON 0x3FFF // WDT enabled.
1044 #define _WDT_ON 0x3FFF // WDT enabled.
1045 #define _PWRTE_ON 0x3FF7 // PWRT enabled.
1046 #define _PWRTE_OFF 0x3FFF // PWRT disabled.
1047 #define _CP_ON 0x0FCF // All memory code protected.
1048 #define _CP_ALL 0x0FCF // All memory code protected.
1049 #define _CP_OFF 0x3FFF // Code protection off.
1050 #define _BOREN_OFF 0x3FBF // BOR disabled.
1051 #define _BODEN_OFF 0x3FBF // BOR disabled.
1052 #define _BOREN_ON 0x3FFF // BOR enabled.
1053 #define _BODEN_ON 0x3FFF // BOR enabled.
1054 #define _LVP_OFF 0x3F7F // RB3 is digital I/O, HV on MCLR must be used for programming.
1055 #define _LVP_ON 0x3FFF // RB3/PGM pin has PGM function; low-voltage programming enabled.
1056 #define _CPD_ON 0x3EFF // Data EEPROM memory code-protected.
1057 #define _CPD_OFF 0x3FFF // Code Protection off.
1058 #define _WRT_OFF 0x3DFF // Unprotected program memory may not be written to by EECON control.
1059 #define _WRT_ENABLE_OFF 0x3DFF // Unprotected program memory may not be written to by EECON control.
1060 #define _WRT_ALL 0x3FFF // Unprotected program memory may be written to by EECON control.
1061 #define _WRT_ENABLE_ON 0x3FFF // Unprotected program memory may be written to by EECON control.
1062 #define _DEBUG_ON 0x37FF // In-Circuit Debugger enabled, RB6 and RB7 are dedicated to the debugger.
1063 #define _DEBUG_OFF 0x3FFF // In-Circuit Debugger disabled, RB6 and RB7 are general purpose I/O pins.
1065 //==============================================================================
1067 #define _DEVID1 0x2006
1069 #define _IDLOC0 0x2000
1070 #define _IDLOC1 0x2001
1071 #define _IDLOC2 0x2002
1072 #define _IDLOC3 0x2003
1074 //==============================================================================
1076 #ifndef NO_BIT_DEFINES
1078 #define ADON ADCON0bits.ADON // bit 0
1079 #define GO_NOT_DONE ADCON0bits.GO_NOT_DONE // bit 2, shadows bit in ADCON0bits
1080 #define GO ADCON0bits.GO // bit 2, shadows bit in ADCON0bits
1081 #define NOT_DONE ADCON0bits.NOT_DONE // bit 2, shadows bit in ADCON0bits
1082 #define GO_DONE ADCON0bits.GO_DONE // bit 2, shadows bit in ADCON0bits
1083 #define CHS0 ADCON0bits.CHS0 // bit 3
1084 #define CHS1 ADCON0bits.CHS1 // bit 4
1085 #define CHS2 ADCON0bits.CHS2 // bit 5
1086 #define ADCS0 ADCON0bits.ADCS0 // bit 6
1087 #define ADCS1 ADCON0bits.ADCS1 // bit 7
1089 #define PCFG0 ADCON1bits.PCFG0 // bit 0
1090 #define PCFG1 ADCON1bits.PCFG1 // bit 1
1091 #define PCFG2 ADCON1bits.PCFG2 // bit 2
1092 #define PCFG3 ADCON1bits.PCFG3 // bit 3
1093 #define ADFM ADCON1bits.ADFM // bit 7
1095 #define CCP1M0 CCP1CONbits.CCP1M0 // bit 0
1096 #define CCP1M1 CCP1CONbits.CCP1M1 // bit 1
1097 #define CCP1M2 CCP1CONbits.CCP1M2 // bit 2
1098 #define CCP1M3 CCP1CONbits.CCP1M3 // bit 3
1099 #define CCP1Y CCP1CONbits.CCP1Y // bit 4
1100 #define CCP1X CCP1CONbits.CCP1X // bit 5
1102 #define RD EECON1bits.RD // bit 0
1103 #define WR EECON1bits.WR // bit 1
1104 #define WREN EECON1bits.WREN // bit 2
1105 #define WRERR EECON1bits.WRERR // bit 3
1106 #define EEPGD EECON1bits.EEPGD // bit 7
1108 #define RBIF INTCONbits.RBIF // bit 0
1109 #define INTF INTCONbits.INTF // bit 1
1110 #define T0IF INTCONbits.T0IF // bit 2, shadows bit in INTCONbits
1111 #define TMR0IF INTCONbits.TMR0IF // bit 2, shadows bit in INTCONbits
1112 #define RBIE INTCONbits.RBIE // bit 3
1113 #define INTE INTCONbits.INTE // bit 4
1114 #define T0IE INTCONbits.T0IE // bit 5, shadows bit in INTCONbits
1115 #define TMR0IE INTCONbits.TMR0IE // bit 5, shadows bit in INTCONbits
1116 #define PEIE INTCONbits.PEIE // bit 6
1117 #define GIE INTCONbits.GIE // bit 7
1119 #define PS0 OPTION_REGbits.PS0 // bit 0
1120 #define PS1 OPTION_REGbits.PS1 // bit 1
1121 #define PS2 OPTION_REGbits.PS2 // bit 2
1122 #define PSA OPTION_REGbits.PSA // bit 3
1123 #define T0SE OPTION_REGbits.T0SE // bit 4
1124 #define T0CS OPTION_REGbits.T0CS // bit 5
1125 #define INTEDG OPTION_REGbits.INTEDG // bit 6
1126 #define NOT_RBPU OPTION_REGbits.NOT_RBPU // bit 7
1128 #define NOT_BOR PCONbits.NOT_BOR // bit 0, shadows bit in PCONbits
1129 #define NOT_BO PCONbits.NOT_BO // bit 0, shadows bit in PCONbits
1130 #define NOT_POR PCONbits.NOT_POR // bit 1
1132 #define TMR1IE PIE1bits.TMR1IE // bit 0
1133 #define TMR2IE PIE1bits.TMR2IE // bit 1
1134 #define CCP1IE PIE1bits.CCP1IE // bit 2
1135 #define TXIE PIE1bits.TXIE // bit 4
1136 #define RCIE PIE1bits.RCIE // bit 5
1137 #define ADIE PIE1bits.ADIE // bit 6
1139 #define EEIE PIE2bits.EEIE // bit 4
1141 #define TMR1IF PIR1bits.TMR1IF // bit 0
1142 #define TMR2IF PIR1bits.TMR2IF // bit 1
1143 #define CCP1IF PIR1bits.CCP1IF // bit 2
1144 #define TXIF PIR1bits.TXIF // bit 4
1145 #define RCIF PIR1bits.RCIF // bit 5
1146 #define ADIF PIR1bits.ADIF // bit 6
1148 #define EEIF PIR2bits.EEIF // bit 4
1150 #define RA0 PORTAbits.RA0 // bit 0
1151 #define RA1 PORTAbits.RA1 // bit 1
1152 #define RA2 PORTAbits.RA2 // bit 2
1153 #define RA3 PORTAbits.RA3 // bit 3
1154 #define RA4 PORTAbits.RA4 // bit 4
1155 #define RA5 PORTAbits.RA5 // bit 5
1157 #define RB0 PORTBbits.RB0 // bit 0
1158 #define RB1 PORTBbits.RB1 // bit 1
1159 #define RB2 PORTBbits.RB2 // bit 2
1160 #define RB3 PORTBbits.RB3 // bit 3
1161 #define RB4 PORTBbits.RB4 // bit 4
1162 #define RB5 PORTBbits.RB5 // bit 5
1163 #define RB6 PORTBbits.RB6 // bit 6
1164 #define RB7 PORTBbits.RB7 // bit 7
1166 #define RC0 PORTCbits.RC0 // bit 0
1167 #define RC1 PORTCbits.RC1 // bit 1
1168 #define RC2 PORTCbits.RC2 // bit 2
1169 #define RC3 PORTCbits.RC3 // bit 3
1170 #define RC4 PORTCbits.RC4 // bit 4
1171 #define RC5 PORTCbits.RC5 // bit 5
1172 #define RC6 PORTCbits.RC6 // bit 6
1173 #define RC7 PORTCbits.RC7 // bit 7
1175 #define RX9D RCSTAbits.RX9D // bit 0, shadows bit in RCSTAbits
1176 #define RCD8 RCSTAbits.RCD8 // bit 0, shadows bit in RCSTAbits
1177 #define OERR RCSTAbits.OERR // bit 1
1178 #define FERR RCSTAbits.FERR // bit 2
1179 #define ADDEN RCSTAbits.ADDEN // bit 3
1180 #define CREN RCSTAbits.CREN // bit 4
1181 #define SREN RCSTAbits.SREN // bit 5
1182 #define RX9 RCSTAbits.RX9 // bit 6, shadows bit in RCSTAbits
1183 #define RC9 RCSTAbits.RC9 // bit 6, shadows bit in RCSTAbits
1184 #define NOT_RC8 RCSTAbits.NOT_RC8 // bit 6, shadows bit in RCSTAbits
1185 #define RC8_9 RCSTAbits.RC8_9 // bit 6, shadows bit in RCSTAbits
1186 #define SPEN RCSTAbits.SPEN // bit 7
1188 #define C STATUSbits.C // bit 0
1189 #define DC STATUSbits.DC // bit 1
1190 #define Z STATUSbits.Z // bit 2
1191 #define NOT_PD STATUSbits.NOT_PD // bit 3
1192 #define NOT_TO STATUSbits.NOT_TO // bit 4
1193 #define RP0 STATUSbits.RP0 // bit 5
1194 #define RP1 STATUSbits.RP1 // bit 6
1195 #define IRP STATUSbits.IRP // bit 7
1197 #define TMR1ON T1CONbits.TMR1ON // bit 0
1198 #define TMR1CS T1CONbits.TMR1CS // bit 1
1199 #define NOT_T1SYNC T1CONbits.NOT_T1SYNC // bit 2, shadows bit in T1CONbits
1200 #define T1INSYNC T1CONbits.T1INSYNC // bit 2, shadows bit in T1CONbits
1201 #define T1SYNC T1CONbits.T1SYNC // bit 2, shadows bit in T1CONbits
1202 #define T1OSCEN T1CONbits.T1OSCEN // bit 3
1203 #define T1CKPS0 T1CONbits.T1CKPS0 // bit 4
1204 #define T1CKPS1 T1CONbits.T1CKPS1 // bit 5
1206 #define T2CKPS0 T2CONbits.T2CKPS0 // bit 0
1207 #define T2CKPS1 T2CONbits.T2CKPS1 // bit 1
1208 #define TMR2ON T2CONbits.TMR2ON // bit 2
1209 #define TOUTPS0 T2CONbits.TOUTPS0 // bit 3
1210 #define TOUTPS1 T2CONbits.TOUTPS1 // bit 4
1211 #define TOUTPS2 T2CONbits.TOUTPS2 // bit 5
1212 #define TOUTPS3 T2CONbits.TOUTPS3 // bit 6
1214 #define TRISA0 TRISAbits.TRISA0 // bit 0
1215 #define TRISA1 TRISAbits.TRISA1 // bit 1
1216 #define TRISA2 TRISAbits.TRISA2 // bit 2
1217 #define TRISA3 TRISAbits.TRISA3 // bit 3
1218 #define TRISA4 TRISAbits.TRISA4 // bit 4
1219 #define TRISA5 TRISAbits.TRISA5 // bit 5
1221 #define TRISB0 TRISBbits.TRISB0 // bit 0
1222 #define TRISB1 TRISBbits.TRISB1 // bit 1
1223 #define TRISB2 TRISBbits.TRISB2 // bit 2
1224 #define TRISB3 TRISBbits.TRISB3 // bit 3
1225 #define TRISB4 TRISBbits.TRISB4 // bit 4
1226 #define TRISB5 TRISBbits.TRISB5 // bit 5
1227 #define TRISB6 TRISBbits.TRISB6 // bit 6
1228 #define TRISB7 TRISBbits.TRISB7 // bit 7
1230 #define TRISC0 TRISCbits.TRISC0 // bit 0
1231 #define TRISC1 TRISCbits.TRISC1 // bit 1
1232 #define TRISC2 TRISCbits.TRISC2 // bit 2
1233 #define TRISC3 TRISCbits.TRISC3 // bit 3
1234 #define TRISC4 TRISCbits.TRISC4 // bit 4
1235 #define TRISC5 TRISCbits.TRISC5 // bit 5
1236 #define TRISC6 TRISCbits.TRISC6 // bit 6
1237 #define TRISC7 TRISCbits.TRISC7 // bit 7
1239 #define TX9D TXSTAbits.TX9D // bit 0, shadows bit in TXSTAbits
1240 #define TXD8 TXSTAbits.TXD8 // bit 0, shadows bit in TXSTAbits
1241 #define TRMT TXSTAbits.TRMT // bit 1
1242 #define BRGH TXSTAbits.BRGH // bit 2
1243 #define SYNC TXSTAbits.SYNC // bit 4
1244 #define TXEN TXSTAbits.TXEN // bit 5
1245 #define TX9 TXSTAbits.TX9 // bit 6, shadows bit in TXSTAbits
1246 #define NOT_TX8 TXSTAbits.NOT_TX8 // bit 6, shadows bit in TXSTAbits
1247 #define TX8_9 TXSTAbits.TX8_9 // bit 6, shadows bit in TXSTAbits
1248 #define CSRC TXSTAbits.CSRC // bit 7
1250 #endif // #ifndef NO_BIT_DEFINES
1252 #endif // #ifndef __PIC16LF870_H__