2 * This definitions of the PIC12LF1501 MCU.
4 * This file is part of the GNU PIC library for SDCC, originally
5 * created by Molnar Karoly <molnarkaroly@users.sf.net> 2016.
7 * This file is generated automatically by the cinc2h.pl, 2016-04-13 17:23:05 UTC.
9 * SDCC is licensed under the GNU Public license (GPL) v2. Note that
10 * this license covers the code to the compiler and other executables,
11 * but explicitly does not cover any code or objects generated by sdcc.
13 * For pic device libraries and header files which are derived from
14 * Microchip header (.inc) and linker script (.lkr) files Microchip
15 * requires that "The header files should state that they are only to be
16 * used with authentic Microchip devices" which makes them incompatible
17 * with the GPL. Pic device libraries and header files are located at
18 * non-free/lib and non-free/include directories respectively.
19 * Sdcc should be run with the --use-non-free command line option in
20 * order to include non-free header files and libraries.
22 * See http://sdcc.sourceforge.net/ for the latest information on sdcc.
25 #include <pic12lf1501.h>
27 //==============================================================================
29 __at(0x0000) __sfr INDF0
;
31 __at(0x0001) __sfr INDF1
;
33 __at(0x0002) __sfr PCL
;
35 __at(0x0003) __sfr STATUS
;
36 __at(0x0003) volatile __STATUSbits_t STATUSbits
;
38 __at(0x0004) __sfr FSR0
;
40 __at(0x0004) __sfr FSR0L
;
42 __at(0x0005) __sfr FSR0H
;
44 __at(0x0006) __sfr FSR1
;
46 __at(0x0006) __sfr FSR1L
;
48 __at(0x0007) __sfr FSR1H
;
50 __at(0x0008) __sfr BSR
;
51 __at(0x0008) volatile __BSRbits_t BSRbits
;
53 __at(0x0009) __sfr WREG
;
55 __at(0x000A) __sfr PCLATH
;
57 __at(0x000B) __sfr INTCON
;
58 __at(0x000B) volatile __INTCONbits_t INTCONbits
;
60 __at(0x000C) __sfr PORTA
;
61 __at(0x000C) volatile __PORTAbits_t PORTAbits
;
63 __at(0x0011) __sfr PIR1
;
64 __at(0x0011) volatile __PIR1bits_t PIR1bits
;
66 __at(0x0012) __sfr PIR2
;
67 __at(0x0012) volatile __PIR2bits_t PIR2bits
;
69 __at(0x0013) __sfr PIR3
;
70 __at(0x0013) volatile __PIR3bits_t PIR3bits
;
72 __at(0x0015) __sfr TMR0
;
74 __at(0x0016) __sfr TMR1
;
76 __at(0x0016) __sfr TMR1L
;
78 __at(0x0017) __sfr TMR1H
;
80 __at(0x0018) __sfr T1CON
;
81 __at(0x0018) volatile __T1CONbits_t T1CONbits
;
83 __at(0x0019) __sfr T1GCON
;
84 __at(0x0019) volatile __T1GCONbits_t T1GCONbits
;
86 __at(0x001A) __sfr TMR2
;
88 __at(0x001B) __sfr PR2
;
90 __at(0x001C) __sfr T2CON
;
91 __at(0x001C) volatile __T2CONbits_t T2CONbits
;
93 __at(0x008C) __sfr TRISA
;
94 __at(0x008C) volatile __TRISAbits_t TRISAbits
;
96 __at(0x0091) __sfr PIE1
;
97 __at(0x0091) volatile __PIE1bits_t PIE1bits
;
99 __at(0x0092) __sfr PIE2
;
100 __at(0x0092) volatile __PIE2bits_t PIE2bits
;
102 __at(0x0093) __sfr PIE3
;
103 __at(0x0093) volatile __PIE3bits_t PIE3bits
;
105 __at(0x0095) __sfr OPTION_REG
;
106 __at(0x0095) volatile __OPTION_REGbits_t OPTION_REGbits
;
108 __at(0x0096) __sfr PCON
;
109 __at(0x0096) volatile __PCONbits_t PCONbits
;
111 __at(0x0097) __sfr WDTCON
;
112 __at(0x0097) volatile __WDTCONbits_t WDTCONbits
;
114 __at(0x0099) __sfr OSCCON
;
115 __at(0x0099) volatile __OSCCONbits_t OSCCONbits
;
117 __at(0x009A) __sfr OSCSTAT
;
118 __at(0x009A) volatile __OSCSTATbits_t OSCSTATbits
;
120 __at(0x009B) __sfr ADRES
;
122 __at(0x009B) __sfr ADRESL
;
124 __at(0x009C) __sfr ADRESH
;
126 __at(0x009D) __sfr ADCON0
;
127 __at(0x009D) volatile __ADCON0bits_t ADCON0bits
;
129 __at(0x009E) __sfr ADCON1
;
130 __at(0x009E) volatile __ADCON1bits_t ADCON1bits
;
132 __at(0x009F) __sfr ADCON2
;
133 __at(0x009F) volatile __ADCON2bits_t ADCON2bits
;
135 __at(0x010C) __sfr LATA
;
136 __at(0x010C) volatile __LATAbits_t LATAbits
;
138 __at(0x0111) __sfr CM1CON0
;
139 __at(0x0111) volatile __CM1CON0bits_t CM1CON0bits
;
141 __at(0x0112) __sfr CM1CON1
;
142 __at(0x0112) volatile __CM1CON1bits_t CM1CON1bits
;
144 __at(0x0115) __sfr CMOUT
;
145 __at(0x0115) volatile __CMOUTbits_t CMOUTbits
;
147 __at(0x0116) __sfr BORCON
;
148 __at(0x0116) volatile __BORCONbits_t BORCONbits
;
150 __at(0x0117) __sfr FVRCON
;
151 __at(0x0117) volatile __FVRCONbits_t FVRCONbits
;
153 __at(0x0118) __sfr DACCON0
;
154 __at(0x0118) volatile __DACCON0bits_t DACCON0bits
;
156 __at(0x0119) __sfr DACCON1
;
157 __at(0x0119) volatile __DACCON1bits_t DACCON1bits
;
159 __at(0x011D) __sfr APFCON
;
160 __at(0x011D) volatile __APFCONbits_t APFCONbits
;
162 __at(0x018C) __sfr ANSELA
;
163 __at(0x018C) volatile __ANSELAbits_t ANSELAbits
;
165 __at(0x0191) __sfr PMADR
;
167 __at(0x0191) __sfr PMADRL
;
169 __at(0x0192) __sfr PMADRH
;
171 __at(0x0193) __sfr PMDAT
;
173 __at(0x0193) __sfr PMDATL
;
175 __at(0x0194) __sfr PMDATH
;
177 __at(0x0195) __sfr PMCON1
;
178 __at(0x0195) volatile __PMCON1bits_t PMCON1bits
;
180 __at(0x0196) __sfr PMCON2
;
182 __at(0x020C) __sfr WPUA
;
183 __at(0x020C) volatile __WPUAbits_t WPUAbits
;
185 __at(0x0391) __sfr IOCAP
;
186 __at(0x0391) volatile __IOCAPbits_t IOCAPbits
;
188 __at(0x0392) __sfr IOCAN
;
189 __at(0x0392) volatile __IOCANbits_t IOCANbits
;
191 __at(0x0393) __sfr IOCAF
;
192 __at(0x0393) volatile __IOCAFbits_t IOCAFbits
;
194 __at(0x0498) __sfr NCO1ACC
;
196 __at(0x0498) __sfr NCO1ACCL
;
197 __at(0x0498) volatile __NCO1ACCLbits_t NCO1ACCLbits
;
199 __at(0x0499) __sfr NCO1ACCH
;
200 __at(0x0499) volatile __NCO1ACCHbits_t NCO1ACCHbits
;
202 __at(0x049A) __sfr NCO1ACCU
;
203 __at(0x049A) volatile __NCO1ACCUbits_t NCO1ACCUbits
;
205 __at(0x049B) __sfr NCO1INC
;
207 __at(0x049B) __sfr NCO1INCL
;
208 __at(0x049B) volatile __NCO1INCLbits_t NCO1INCLbits
;
210 __at(0x049C) __sfr NCO1INCH
;
211 __at(0x049C) volatile __NCO1INCHbits_t NCO1INCHbits
;
213 __at(0x049D) __sfr NCO1INCU
;
215 __at(0x049E) __sfr NCO1CON
;
216 __at(0x049E) volatile __NCO1CONbits_t NCO1CONbits
;
218 __at(0x049F) __sfr NCO1CLK
;
219 __at(0x049F) volatile __NCO1CLKbits_t NCO1CLKbits
;
221 __at(0x0611) __sfr PWM1DCL
;
222 __at(0x0611) volatile __PWM1DCLbits_t PWM1DCLbits
;
224 __at(0x0612) __sfr PWM1DCH
;
225 __at(0x0612) volatile __PWM1DCHbits_t PWM1DCHbits
;
227 __at(0x0613) __sfr PWM1CON
;
228 __at(0x0613) volatile __PWM1CONbits_t PWM1CONbits
;
230 __at(0x0613) __sfr PWM1CON0
;
231 __at(0x0613) volatile __PWM1CON0bits_t PWM1CON0bits
;
233 __at(0x0614) __sfr PWM2DCL
;
234 __at(0x0614) volatile __PWM2DCLbits_t PWM2DCLbits
;
236 __at(0x0615) __sfr PWM2DCH
;
237 __at(0x0615) volatile __PWM2DCHbits_t PWM2DCHbits
;
239 __at(0x0616) __sfr PWM2CON
;
240 __at(0x0616) volatile __PWM2CONbits_t PWM2CONbits
;
242 __at(0x0616) __sfr PWM2CON0
;
243 __at(0x0616) volatile __PWM2CON0bits_t PWM2CON0bits
;
245 __at(0x0617) __sfr PWM3DCL
;
246 __at(0x0617) volatile __PWM3DCLbits_t PWM3DCLbits
;
248 __at(0x0618) __sfr PWM3DCH
;
249 __at(0x0618) volatile __PWM3DCHbits_t PWM3DCHbits
;
251 __at(0x0619) __sfr PWM3CON
;
252 __at(0x0619) volatile __PWM3CONbits_t PWM3CONbits
;
254 __at(0x0619) __sfr PWM3CON0
;
255 __at(0x0619) volatile __PWM3CON0bits_t PWM3CON0bits
;
257 __at(0x061A) __sfr PWM4DCL
;
258 __at(0x061A) volatile __PWM4DCLbits_t PWM4DCLbits
;
260 __at(0x061B) __sfr PWM4DCH
;
261 __at(0x061B) volatile __PWM4DCHbits_t PWM4DCHbits
;
263 __at(0x061C) __sfr PWM4CON
;
264 __at(0x061C) volatile __PWM4CONbits_t PWM4CONbits
;
266 __at(0x061C) __sfr PWM4CON0
;
267 __at(0x061C) volatile __PWM4CON0bits_t PWM4CON0bits
;
269 __at(0x0691) __sfr CWG1DBR
;
270 __at(0x0691) volatile __CWG1DBRbits_t CWG1DBRbits
;
272 __at(0x0692) __sfr CWG1DBF
;
273 __at(0x0692) volatile __CWG1DBFbits_t CWG1DBFbits
;
275 __at(0x0693) __sfr CWG1CON0
;
276 __at(0x0693) volatile __CWG1CON0bits_t CWG1CON0bits
;
278 __at(0x0694) __sfr CWG1CON1
;
279 __at(0x0694) volatile __CWG1CON1bits_t CWG1CON1bits
;
281 __at(0x0695) __sfr CWG1CON2
;
282 __at(0x0695) volatile __CWG1CON2bits_t CWG1CON2bits
;
284 __at(0x0F0F) __sfr CLCDATA
;
285 __at(0x0F0F) volatile __CLCDATAbits_t CLCDATAbits
;
287 __at(0x0F10) __sfr CLC1CON
;
288 __at(0x0F10) volatile __CLC1CONbits_t CLC1CONbits
;
290 __at(0x0F11) __sfr CLC1POL
;
291 __at(0x0F11) volatile __CLC1POLbits_t CLC1POLbits
;
293 __at(0x0F12) __sfr CLC1SEL0
;
294 __at(0x0F12) volatile __CLC1SEL0bits_t CLC1SEL0bits
;
296 __at(0x0F13) __sfr CLC1SEL1
;
297 __at(0x0F13) volatile __CLC1SEL1bits_t CLC1SEL1bits
;
299 __at(0x0F14) __sfr CLC1GLS0
;
300 __at(0x0F14) volatile __CLC1GLS0bits_t CLC1GLS0bits
;
302 __at(0x0F15) __sfr CLC1GLS1
;
303 __at(0x0F15) volatile __CLC1GLS1bits_t CLC1GLS1bits
;
305 __at(0x0F16) __sfr CLC1GLS2
;
306 __at(0x0F16) volatile __CLC1GLS2bits_t CLC1GLS2bits
;
308 __at(0x0F17) __sfr CLC1GLS3
;
309 __at(0x0F17) volatile __CLC1GLS3bits_t CLC1GLS3bits
;
311 __at(0x0F18) __sfr CLC2CON
;
312 __at(0x0F18) volatile __CLC2CONbits_t CLC2CONbits
;
314 __at(0x0F19) __sfr CLC2POL
;
315 __at(0x0F19) volatile __CLC2POLbits_t CLC2POLbits
;
317 __at(0x0F1A) __sfr CLC2SEL0
;
318 __at(0x0F1A) volatile __CLC2SEL0bits_t CLC2SEL0bits
;
320 __at(0x0F1B) __sfr CLC2SEL1
;
321 __at(0x0F1B) volatile __CLC2SEL1bits_t CLC2SEL1bits
;
323 __at(0x0F1C) __sfr CLC2GLS0
;
324 __at(0x0F1C) volatile __CLC2GLS0bits_t CLC2GLS0bits
;
326 __at(0x0F1D) __sfr CLC2GLS1
;
327 __at(0x0F1D) volatile __CLC2GLS1bits_t CLC2GLS1bits
;
329 __at(0x0F1E) __sfr CLC2GLS2
;
330 __at(0x0F1E) volatile __CLC2GLS2bits_t CLC2GLS2bits
;
332 __at(0x0F1F) __sfr CLC2GLS3
;
333 __at(0x0F1F) volatile __CLC2GLS3bits_t CLC2GLS3bits
;
335 __at(0x0FE3) __sfr BSR_ICDSHAD
;
337 __at(0x0FE4) __sfr STATUS_SHAD
;
338 __at(0x0FE4) volatile __STATUS_SHADbits_t STATUS_SHADbits
;
340 __at(0x0FE5) __sfr WREG_SHAD
;
342 __at(0x0FE6) __sfr BSR_SHAD
;
344 __at(0x0FE7) __sfr PCLATH_SHAD
;
346 __at(0x0FE8) __sfr FSR0L_SHAD
;
348 __at(0x0FE9) __sfr FSR0H_SHAD
;
350 __at(0x0FEA) __sfr FSR1L_SHAD
;
352 __at(0x0FEB) __sfr FSR1H_SHAD
;
354 __at(0x0FED) __sfr STKPTR
;
356 __at(0x0FEE) __sfr TOSL
;
358 __at(0x0FEF) __sfr TOSH
;