2 * Advanced Micro Devices Inc. AMD8111E Linux Network Driver
3 * Copyright (C) 2003 Advanced Micro Devices
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; either version 2 of the License, or
8 * (at your option) any later version.
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307
26 AMD8111 based 10/100 Ethernet Controller driver definitions.
38 FILE_LICENCE ( GPL2_OR_LATER
);
43 /* Command style register access
45 Registers CMD0, CMD2, CMD3,CMD7 and INTEN0 uses a write access technique called command style access. It allows the write to selected bits of this register without altering the bits that are not selected. Command style registers are divided into 4 bytes that can be written independently. Higher order bit of each byte is the value bit that specifies the value that will be written into the selected bits of register.
47 eg., if the value 10011010b is written into the least significant byte of a command style register, bits 1,3 and 4 of the register will be set to 1, and the other bits will not be altered. If the value 00011010b is written into the same byte, bits 1,3 and 4 will be cleared to 0 and the other bits will not be altered.
51 /* Offset for Memory Mapped Registers. */
52 /* 32 bit registers */
54 #define ASF_STAT 0x00 /* ASF status register */
55 #define CHIPID 0x04 /* Chip ID regsiter */
56 #define MIB_DATA 0x10 /* MIB data register */
57 #define MIB_ADDR 0x14 /* MIB address register */
58 #define STAT0 0x30 /* Status0 register */
59 #define INT0 0x38 /* Interrupt0 register */
60 #define INTEN0 0x40 /* Interrupt0 enable register*/
61 #define CMD0 0x48 /* Command0 register */
62 #define CMD2 0x50 /* Command2 register */
63 #define CMD3 0x54 /* Command3 resiter */
64 #define CMD7 0x64 /* Command7 register */
66 #define CTRL1 0x6C /* Control1 register */
67 #define CTRL2 0x70 /* Control2 register */
69 #define XMT_RING_LIMIT 0x7C /* Transmit ring limit register */
71 #define AUTOPOLL0 0x88 /* Auto-poll0 register */
72 #define AUTOPOLL1 0x8A /* Auto-poll1 register */
73 #define AUTOPOLL2 0x8C /* Auto-poll2 register */
74 #define AUTOPOLL3 0x8E /* Auto-poll3 register */
75 #define AUTOPOLL4 0x90 /* Auto-poll4 register */
76 #define AUTOPOLL5 0x92 /* Auto-poll5 register */
78 #define AP_VALUE 0x98 /* Auto-poll value register */
79 #define DLY_INT_A 0xA8 /* Group A delayed interrupt register */
80 #define DLY_INT_B 0xAC /* Group B delayed interrupt register */
82 #define FLOW_CONTROL 0xC8 /* Flow control register */
83 #define PHY_ACCESS 0xD0 /* PHY access register */
85 #define STVAL 0xD8 /* Software timer value register */
87 #define XMT_RING_BASE_ADDR0 0x100 /* Transmit ring0 base addr register */
88 #define XMT_RING_BASE_ADDR1 0x108 /* Transmit ring1 base addr register */
89 #define XMT_RING_BASE_ADDR2 0x110 /* Transmit ring2 base addr register */
90 #define XMT_RING_BASE_ADDR3 0x118 /* Transmit ring2 base addr register */
92 #define RCV_RING_BASE_ADDR0 0x120 /* Transmit ring0 base addr register */
94 #define PMAT0 0x190 /* OnNow pattern register0 */
95 #define PMAT1 0x194 /* OnNow pattern register1 */
99 #define XMT_RING_LEN0 0x140 /* Transmit Ring0 length register */
100 #define XMT_RING_LEN1 0x144 /* Transmit Ring1 length register */
101 #define XMT_RING_LEN2 0x148 /* Transmit Ring2 length register */
102 #define XMT_RING_LEN3 0x14C /* Transmit Ring3 length register */
104 #define RCV_RING_LEN0 0x150 /* Receive Ring0 length register */
106 #define SRAM_SIZE 0x178 /* SRAM size register */
107 #define SRAM_BOUNDARY 0x17A /* SRAM boundary register */
111 #define PADR 0x160 /* Physical address register */
113 #define IFS1 0x18C /* Inter-frame spacing Part1 register */
114 #define IFS 0x18D /* Inter-frame spacing register */
115 #define IPG 0x18E /* Inter-frame gap register */
118 #define LADRF 0x168 /* Logical address filter register */
121 /* Register Bit Definitions */
124 ASF_INIT_DONE
= (1 << 1),
125 ASF_INIT_PRESENT
= (1 << 0),
131 MIB_CMD_ACTIVE
= (1 << 15 ),
132 MIB_RD_CMD
= (1 << 13 ),
133 MIB_CLEAR
= (1 << 12 ),
134 MIB_ADDRESS
= (1 << 0) | (1 << 1) | (1 << 2) | (1 << 3)|
141 PMAT_DET
= (1 << 12),
144 SPEED_MASK
= (1 << 9)|(1 << 8)|(1 << 7),
145 FULL_DPLX
= (1 << 6),
146 LINK_STATS
= (1 << 5),
147 AUTONEG_COMPLETE
= (1 << 4),
149 RX_SUSPENDED
= (1 << 2),
150 TX_SUSPENDED
= (1 << 1),
155 #define PHY_SPEED_10 0x2
156 #define PHY_SPEED_100 0x3
158 /* INT0 0x38, 32bit register */
167 TINT_SUM
= (1 << 23),
171 MIIPDTINT
= (1 << 19),
174 RINT_SUM
= (1 << 15),
190 VAL3
= (1 << 31), /* VAL bit for byte 3 */
191 VAL2
= (1 << 23), /* VAL bit for byte 2 */
192 VAL1
= (1 << 15), /* VAL bit for byte 1 */
193 VAL0
= (1 << 7), /* VAL bit for byte 0 */
201 APINT5EN
= (1 << 26),
202 APINT4EN
= (1 << 25),
203 APINT3EN
= (1 << 24),
205 APINT2EN
= (1 << 22),
206 APINT1EN
= (1 << 21),
207 APINT0EN
= (1 << 20),
208 MIIPDTINTEN
= (1 << 19),
209 MCCIINTEN
= (1 << 18),
210 MCCINTEN
= (1 << 17),
211 MREINTEN
= (1 << 16),
213 SPNDINTEN
= (1 << 14),
224 INTEN0_CLEAR
= 0x1F7F7F1F, /* Command style register */
238 RX_FAST_SPND
= (1 << 5),
239 TX_FAST_SPND
= (1 << 4),
245 CMD0_CLEAR
= 0x000F0F7F, /* Command style register */
252 CONDUIT_MODE
= (1 << 29),
259 ASTRP_RCV
= (1 << 13),
260 RCV_DROP0
= (1 << 12),
274 CMD2_CLEAR
= 0x3F7F3F7F, /* Command style register */
281 ASF_INIT_DONE_ALIAS
= (1 << 29),
286 VL_TAG_DEL
= (1 << 18),
289 INTLEVEL
= (1 << 13),
290 FORCE_FULL_DUPLEX
= (1 << 12),
291 FORCE_LINK_STATUS
= (1 << 11),
295 RESET_PHY_PULSE
= (1 << 2),
296 RESET_PHY
= (1 << 1),
297 PHY_RST_POL
= (1 << 0),
305 PMAT_SAVE_MATCH
= (1 << 4),
306 PMAT_MODE
= (1 << 3),
308 LCMODE_SW
= (1 << 0),
310 CMD7_CLEAR
= 0x0000001B /* Command style register */
317 RESET_PHY_WIDTH
= (0xF << 16) | (0xF<< 20), /* 0x00FF0000 */
318 XMTSP_MASK
= (1 << 9) | (1 << 8), /* 9:8 */
319 XMTSP_128
= (1 << 9), /* 9 */
321 CACHE_ALIGN
= (1 << 4),
322 BURST_LIMIT_MASK
= (0xF << 0 ),
323 CTRL1_DEFAULT
= 0x00010111,
329 FMDC_MASK
= (1 << 9)|(1 << 8), /* 9:8 */
333 XPHYSP
= (1 << 4) | (1 << 3), /* 4:3 */
334 APDW_MASK
= (1 << 2) | (1 << 1) | (1 << 0), /* 2:0 */
338 /* XMT_RING_LIMIT 0x7C, 32bit register */
341 XMT_RING2_LIMIT
= (0xFF << 16), /* 23:16 */
342 XMT_RING1_LIMIT
= (0xFF << 8), /* 15:8 */
343 XMT_RING0_LIMIT
= (0xFF << 0), /* 7:0 */
345 }XMT_RING_LIMIT_BITS
;
349 AP_REG0_EN
= (1 << 15),
350 AP_REG0_ADDR_MASK
= (0xF << 8) |(1 << 12),/* 12:8 */
351 AP_PHY0_ADDR_MASK
= (0xF << 0) |(1 << 4),/* 4:0 */
355 /* AUTOPOLL1 0x8A, 16bit register */
358 AP_REG1_EN
= (1 << 15),
359 AP_REG1_ADDR_MASK
= (0xF << 8) |(1 << 12),/* 12:8 */
360 AP_PRE_SUP1
= (1 << 6),
361 AP_PHY1_DFLT
= (1 << 5),
362 AP_PHY1_ADDR_MASK
= (0xF << 0) |(1 << 4),/* 4:0 */
369 AP_REG2_EN
= (1 << 15),
370 AP_REG2_ADDR_MASK
= (0xF << 8) |(1 << 12),/* 12:8 */
371 AP_PRE_SUP2
= (1 << 6),
372 AP_PHY2_DFLT
= (1 << 5),
373 AP_PHY2_ADDR_MASK
= (0xF << 0) |(1 << 4),/* 4:0 */
379 AP_REG3_EN
= (1 << 15),
380 AP_REG3_ADDR_MASK
= (0xF << 8) |(1 << 12),/* 12:8 */
381 AP_PRE_SUP3
= (1 << 6),
382 AP_PHY3_DFLT
= (1 << 5),
383 AP_PHY3_ADDR_MASK
= (0xF << 0) |(1 << 4),/* 4:0 */
390 AP_REG4_EN
= (1 << 15),
391 AP_REG4_ADDR_MASK
= (0xF << 8) |(1 << 12),/* 12:8 */
392 AP_PRE_SUP4
= (1 << 6),
393 AP_PHY4_DFLT
= (1 << 5),
394 AP_PHY4_ADDR_MASK
= (0xF << 0) |(1 << 4),/* 4:0 */
401 AP_REG5_EN
= (1 << 15),
402 AP_REG5_ADDR_MASK
= (0xF << 8) |(1 << 12),/* 12:8 */
403 AP_PRE_SUP5
= (1 << 6),
404 AP_PHY5_DFLT
= (1 << 5),
405 AP_PHY5_ADDR_MASK
= (0xF << 0) |(1 << 4),/* 4:0 */
412 /* AP_VALUE 0x98, 32bit ragister */
415 AP_VAL_ACTIVE
= (1 << 31),
416 AP_VAL_RD_CMD
= ( 1 << 29),
417 AP_ADDR
= (1 << 18)|(1 << 17)|(1 << 16), /* 18:16 */
418 AP_VAL
= (0xF << 0) | (0xF << 4) |( 0xF << 8) |
419 (0xF << 12), /* 15:0 */
425 DLY_INT_A_R3
= (1 << 31),
426 DLY_INT_A_R2
= (1 << 30),
427 DLY_INT_A_R1
= (1 << 29),
428 DLY_INT_A_R0
= (1 << 28),
429 DLY_INT_A_T3
= (1 << 27),
430 DLY_INT_A_T2
= (1 << 26),
431 DLY_INT_A_T1
= (1 << 25),
432 DLY_INT_A_T0
= ( 1 << 24),
433 EVENT_COUNT_A
= (0xF << 16) | (0x1 << 20),/* 20:16 */
434 MAX_DELAY_TIME_A
= (0xF << 0) | (0xF << 4) | (1 << 8)|
435 (1 << 9) | (1 << 10), /* 10:0 */
441 DLY_INT_B_R3
= (1 << 31),
442 DLY_INT_B_R2
= (1 << 30),
443 DLY_INT_B_R1
= (1 << 29),
444 DLY_INT_B_R0
= (1 << 28),
445 DLY_INT_B_T3
= (1 << 27),
446 DLY_INT_B_T2
= (1 << 26),
447 DLY_INT_B_T1
= (1 << 25),
448 DLY_INT_B_T0
= ( 1 << 24),
449 EVENT_COUNT_B
= (0xF << 16) | (0x1 << 20),/* 20:16 */
450 MAX_DELAY_TIME_B
= (0xF << 0) | (0xF << 4) | (1 << 8)|
451 (1 << 9) | (1 << 10), /* 10:0 */
455 /* FLOW_CONTROL 0xC8, 32bit register */
458 PAUSE_LEN_CHG
= (1 << 30),
465 PAUSE_LEN
= (0xF << 0) | (0xF << 4) |( 0xF << 8) | (0xF << 12), /* 15:0 */
469 /* PHY_ ACCESS 0xD0, 32bit register */
472 PHY_CMD_ACTIVE
= (1 << 31),
473 PHY_WR_CMD
= (1 << 30),
474 PHY_RD_CMD
= (1 << 29),
475 PHY_RD_ERR
= (1 << 28),
476 PHY_PRE_SUP
= (1 << 27),
477 PHY_ADDR
= (1 << 21) | (1 << 22) | (1 << 23)|
478 (1 << 24) |(1 << 25),/* 25:21 */
479 PHY_REG_ADDR
= (1 << 16) | (1 << 17) | (1 << 18)| (1 << 19) | (1 << 20),/* 20:16 */
480 PHY_DATA
= (0xF << 0)|(0xF << 4) |(0xF << 8)|
481 (0xF << 12),/* 15:0 */
486 /* PMAT0 0x190, 32bit register */
488 PMR_ACTIVE
= (1 << 31),
489 PMR_WR_CMD
= (1 << 30),
490 PMR_RD_CMD
= (1 << 29),
492 PMR_ADDR
= (0xF << 16)|(1 << 20)|(1 << 21)|
493 (1 << 22),/* 22:16 */
494 PMR_B4
= (0xF << 0) | (0xF << 4),/* 15:0 */
498 /* PMAT1 0x194, 32bit register */
500 PMR_B3
= (0xF << 24) | (0xF <<28),/* 31:24 */
501 PMR_B2
= (0xF << 16) |(0xF << 20),/* 23:16 */
502 PMR_B1
= (0xF << 8) | (0xF <<12), /* 15:8 */
503 PMR_B0
= (0xF << 0)|(0xF << 4),/* 7:0 */
506 /************************************************************************/
508 /* MIB counter definitions */
510 /************************************************************************/
512 #define rcv_miss_pkts 0x00
513 #define rcv_octets 0x01
514 #define rcv_broadcast_pkts 0x02
515 #define rcv_multicast_pkts 0x03
516 #define rcv_undersize_pkts 0x04
517 #define rcv_oversize_pkts 0x05
518 #define rcv_fragments 0x06
519 #define rcv_jabbers 0x07
520 #define rcv_unicast_pkts 0x08
521 #define rcv_alignment_errors 0x09
522 #define rcv_fcs_errors 0x0A
523 #define rcv_good_octets 0x0B
524 #define rcv_mac_ctrl 0x0C
525 #define rcv_flow_ctrl 0x0D
526 #define rcv_pkts_64_octets 0x0E
527 #define rcv_pkts_65to127_octets 0x0F
528 #define rcv_pkts_128to255_octets 0x10
529 #define rcv_pkts_256to511_octets 0x11
530 #define rcv_pkts_512to1023_octets 0x12
531 #define rcv_pkts_1024to1518_octets 0x13
532 #define rcv_unsupported_opcode 0x14
533 #define rcv_symbol_errors 0x15
534 #define rcv_drop_pkts_ring1 0x16
535 #define rcv_drop_pkts_ring2 0x17
536 #define rcv_drop_pkts_ring3 0x18
537 #define rcv_drop_pkts_ring4 0x19
538 #define rcv_jumbo_pkts 0x1A
540 #define xmt_underrun_pkts 0x20
541 #define xmt_octets 0x21
542 #define xmt_packets 0x22
543 #define xmt_broadcast_pkts 0x23
544 #define xmt_multicast_pkts 0x24
545 #define xmt_collisions 0x25
546 #define xmt_unicast_pkts 0x26
547 #define xmt_one_collision 0x27
548 #define xmt_multiple_collision 0x28
549 #define xmt_deferred_transmit 0x29
550 #define xmt_late_collision 0x2A
551 #define xmt_excessive_defer 0x2B
552 #define xmt_loss_carrier 0x2C
553 #define xmt_excessive_collision 0x2D
554 #define xmt_back_pressure 0x2E
555 #define xmt_flow_ctrl 0x2F
556 #define xmt_pkts_64_octets 0x30
557 #define xmt_pkts_65to127_octets 0x31
558 #define xmt_pkts_128to255_octets 0x32
559 #define xmt_pkts_256to511_octets 0x33
560 #define xmt_pkts_512to1023_octets 0x34
561 #define xmt_pkts_1024to1518_octet 0x35
562 #define xmt_oversize_pkts 0x36
563 #define xmt_jumbo_pkts 0x37
566 #define DEFAULT_IPG 0x60
567 #define IFS1_DELTA 36
568 #define IPG_CONVERGE_JIFFIES (HZ/2)
569 #define IPG_STABLE_TIME 5
576 /* amd8111e decriptor flag definitions */
580 ADD_FCS_BIT
= (1 << 13),
581 LTINT_BIT
= (1 << 12),
585 TCC_VLAN_INSERT
= (1 << 1),
586 TCC_VLAN_REPLACE
= (1 << 1) |( 1<< 0),
592 FRAM_BIT
= (1 << 13),
593 OFLO_BIT
= (1 << 12),
598 TT_VLAN_TAGGED
= (1 << 3) |(1 << 2),/* 0x000 */
599 TT_PRTY_TAGGED
= (1 << 3),/* 0x0008 */
603 #define RESET_RX_FLAGS 0x0000
604 #define TT_MASK 0x000c
605 #define TCC_MASK 0x0003
607 /* driver ioctl parameters */
608 #define AMD8111E_REG_DUMP_LEN 13*sizeof(u32)
610 /* crc generator constants */
611 #define CRC32 0xedb88320
612 #define INITCRC 0xFFFFFFFF
614 /* kernel provided writeq does not write 64 bits into the amd8111e device register instead writes only higher 32bits data into lower 32bits of the register.
616 #define amd8111e_writeq(_UlData,_memMap) \
617 writel(*(u32*)(&_UlData), _memMap); \
618 writel(*(u32*)((u8*)(&_UlData)+4), _memMap+4)
620 /* maps the external speed options to internal value */
630 #endif /* _AMD8111E_H */