1 /* timex.h: MN2WS0038 architecture timer specifications
3 * Copyright (C) 2002, 2010 Red Hat, Inc. All Rights Reserved.
4 * Written by David Howells (dhowells@redhat.com)
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version
9 * 2 of the License, or (at your option) any later version.
11 #ifndef _ASM_UNIT_TIMEX_H
12 #define _ASM_UNIT_TIMEX_H
15 #include <linux/irq.h>
16 #endif /* __ASSEMBLY__ */
18 #include <asm/timer-regs.h>
19 #include <unit/clock.h>
20 #include <asm/param.h>
23 * jiffies counter specifications
26 #define TMJCBR_MAX 0xffffff /* 24bit */
27 #define TMJCIRQ TMTIRQ
31 #define MN10300_SRC_IOBCLK MN10300_IOBCLK
34 # error HZ undeclared.
37 #define MN10300_JCCLK (MN10300_SRC_IOBCLK)
38 #define MN10300_TSCCLK (MN10300_SRC_IOBCLK)
40 #define MN10300_JC_PER_HZ ((MN10300_JCCLK + HZ / 2) / HZ)
41 #define MN10300_TSC_PER_HZ ((MN10300_TSCCLK + HZ / 2) / HZ)
43 /* Check bit width of MTM interval value that sets base register */
44 #if (MN10300_JC_PER_HZ - 1) > TMJCBR_MAX
45 # error MTM tick timer interval value is overflow.
48 static inline void stop_jiffies_counter(void)
55 static inline void reload_jiffies_counter(u32 cnt
)
67 #if defined(CONFIG_SMP) && defined(CONFIG_GENERIC_CLOCKEVENTS) && \
68 !defined(CONFIG_GENERIC_CLOCKEVENTS_BROADCAST)
70 * If we aren't using broadcasting, each core needs its own event timer.
71 * Since CPU0 uses the tick timer which is 24-bits, we use timer 4 & 5
72 * cascaded to 32-bits for CPU1 (but only really use 24-bits to match
76 #define TMJC1IRQ TM5IRQ
78 static inline void stop_jiffies_counter1(void)
87 static inline void reload_jiffies_counter1(u32 cnt
)
94 TM4MD
= TM4MD_INIT_COUNTER
;
97 TM5MD
= TM5MD_SRC_TM4CASCADE
| TM5MD_INIT_COUNTER
;
98 TM5MD
= TM5MD_SRC_TM4CASCADE
| TM5MD_COUNT_ENABLE
;
101 TM4MD
= TM4MD_COUNT_ENABLE
;
104 #endif /* CONFIG_SMP&GENERIC_CLOCKEVENTS&!GENERIC_CLOCKEVENTS_BROADCAST */
106 #endif /* !__ASSEMBLY__ */
110 * timestamp counter specifications
112 #define TMTSCBR_MAX 0xffffffff
116 /* Use 32-bit timestamp counter */
117 #define TMTSCMD TMSMD
118 #define TMTSCBR TMSBR
119 #define TMTSCBC TMSBC
120 #define TMTSCICR TMSICR
122 static inline void startup_timestamp_counter(void)
126 /* set up TMS(Timestamp) 32bit timer register to count real time
127 * - count down from 4Gig-1 to 0 and wrap at IOBCLK rate
130 TMTSCBR
= TMTSCBR_MAX
;
136 TMTSCMD
= TMTMD_TMTLDE
;
137 TMTSCMD
= TMTMD_TMTCNE
;
141 static inline void shutdown_timestamp_counter(void)
147 * we use a cascaded pair of 16-bit down-counting timers to count I/O
148 * clock cycles for the purposes of time keeping
150 typedef unsigned long cycles_t
;
152 static inline cycles_t
read_timestamp_counter(void)
154 return (cycles_t
)~TMTSCBC
;
157 #endif /* !__ASSEMBLY__ */
159 #endif /* _ASM_UNIT_TIMEX_H */