2 * Driver for AT91/AT32 LCD Controller
4 * Copyright (C) 2007 Atmel Corporation
6 * See file CREDITS for list of people who contributed to this
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
27 #include <asm/arch/hardware.h>
28 #include <asm/arch/gpio.h>
29 #include <asm/arch/clk.h>
31 #include <atmel_lcdc.h>
37 void *lcd_base
; /* Start of framebuffer memory */
38 void *lcd_console_address
; /* Start of console buffer */
43 /* configurable parameters */
44 #define ATMEL_LCDC_CVAL_DEFAULT 0xc8
45 #define ATMEL_LCDC_DMA_BURST_LEN 8
47 #if defined(CONFIG_AT91SAM9263) || defined(CONFIG_AT91CAP9)
48 #define ATMEL_LCDC_FIFO_SIZE 2048
50 #define ATMEL_LCDC_FIFO_SIZE 512
53 #define lcdc_readl(mmio, reg) __raw_readl((mmio)+(reg))
54 #define lcdc_writel(mmio, reg, val) __raw_writel((val), (mmio)+(reg))
56 void lcd_setcolreg(ushort regno
, ushort red
, ushort green
, ushort blue
)
58 #if defined(CONFIG_ATMEL_LCD_BGR555)
59 lcdc_writel(panel_info
.mmio
, ATMEL_LCDC_LUT(regno
),
60 (red
>> 3) | ((green
& 0xf8) << 2) | ((blue
& 0xf8) << 7));
62 lcdc_writel(panel_info
.mmio
, ATMEL_LCDC_LUT(regno
),
63 (blue
>> 3) | ((green
& 0xfc) << 3) | ((red
& 0xf8) << 8));
67 void lcd_ctrl_init(void *lcdbase
)
71 /* Turn off the LCD controller and the DMA controller */
72 lcdc_writel(panel_info
.mmio
, ATMEL_LCDC_PWRCON
,
73 1 << ATMEL_LCDC_GUARDT_OFFSET
);
75 /* Wait for the LCDC core to become idle */
76 while (lcdc_readl(panel_info
.mmio
, ATMEL_LCDC_PWRCON
) & ATMEL_LCDC_BUSY
)
79 lcdc_writel(panel_info
.mmio
, ATMEL_LCDC_DMACON
, 0);
82 lcdc_writel(panel_info
.mmio
, ATMEL_LCDC_DMACON
, ATMEL_LCDC_DMARST
);
84 /* ...set frame size and burst length = 8 words (?) */
85 value
= (panel_info
.vl_col
* panel_info
.vl_row
*
86 NBITS(panel_info
.vl_bpix
)) / 32;
87 value
|= ((ATMEL_LCDC_DMA_BURST_LEN
- 1) << ATMEL_LCDC_BLENGTH_OFFSET
);
88 lcdc_writel(panel_info
.mmio
, ATMEL_LCDC_DMAFRMCFG
, value
);
91 value
= get_lcdc_clk_rate(0) / panel_info
.vl_clk
;
92 if (get_lcdc_clk_rate(0) % panel_info
.vl_clk
)
94 value
= (value
/ 2) - 1;
97 lcdc_writel(panel_info
.mmio
, ATMEL_LCDC_LCDCON1
, ATMEL_LCDC_BYPASS
);
99 lcdc_writel(panel_info
.mmio
, ATMEL_LCDC_LCDCON1
,
100 value
<< ATMEL_LCDC_CLKVAL_OFFSET
);
102 /* Initialize control register 2 */
103 value
= ATMEL_LCDC_MEMOR_LITTLE
| ATMEL_LCDC_CLKMOD_ALWAYSACTIVE
;
104 if (panel_info
.vl_tft
)
105 value
|= ATMEL_LCDC_DISTYPE_TFT
;
107 if (!(panel_info
.vl_sync
& ATMEL_LCDC_INVLINE_INVERTED
))
108 value
|= ATMEL_LCDC_INVLINE_INVERTED
;
109 if (!(panel_info
.vl_sync
& ATMEL_LCDC_INVFRAME_INVERTED
))
110 value
|= ATMEL_LCDC_INVFRAME_INVERTED
;
111 value
|= (panel_info
.vl_bpix
<< 5);
112 lcdc_writel(panel_info
.mmio
, ATMEL_LCDC_LCDCON2
, value
);
114 /* Vertical timing */
115 value
= (panel_info
.vl_vsync_len
- 1) << ATMEL_LCDC_VPW_OFFSET
;
116 value
|= panel_info
.vl_upper_margin
<< ATMEL_LCDC_VBP_OFFSET
;
117 value
|= panel_info
.vl_lower_margin
;
118 lcdc_writel(panel_info
.mmio
, ATMEL_LCDC_TIM1
, value
);
120 /* Horizontal timing */
121 value
= (panel_info
.vl_right_margin
- 1) << ATMEL_LCDC_HFP_OFFSET
;
122 value
|= (panel_info
.vl_hsync_len
- 1) << ATMEL_LCDC_HPW_OFFSET
;
123 value
|= (panel_info
.vl_left_margin
- 1);
124 lcdc_writel(panel_info
.mmio
, ATMEL_LCDC_TIM2
, value
);
127 value
= (panel_info
.vl_col
- 1) << ATMEL_LCDC_HOZVAL_OFFSET
;
128 value
|= panel_info
.vl_row
- 1;
129 lcdc_writel(panel_info
.mmio
, ATMEL_LCDC_LCDFRMCFG
, value
);
131 /* FIFO Threshold: Use formula from data sheet */
132 value
= ATMEL_LCDC_FIFO_SIZE
- (2 * ATMEL_LCDC_DMA_BURST_LEN
+ 3);
133 lcdc_writel(panel_info
.mmio
, ATMEL_LCDC_FIFO
, value
);
135 /* Toggle LCD_MODE every frame */
136 lcdc_writel(panel_info
.mmio
, ATMEL_LCDC_MVAL
, 0);
138 /* Disable all interrupts */
139 lcdc_writel(panel_info
.mmio
, ATMEL_LCDC_IDR
, ~0UL);
142 value
= ATMEL_LCDC_PS_DIV8
|
143 ATMEL_LCDC_POL_POSITIVE
|
144 ATMEL_LCDC_ENA_PWMENABLE
;
145 lcdc_writel(panel_info
.mmio
, ATMEL_LCDC_CONTRAST_CTR
, value
);
146 lcdc_writel(panel_info
.mmio
, ATMEL_LCDC_CONTRAST_VAL
, ATMEL_LCDC_CVAL_DEFAULT
);
148 /* Set framebuffer DMA base address and pixel offset */
149 lcdc_writel(panel_info
.mmio
, ATMEL_LCDC_DMABADDR1
, (u_long
)lcdbase
);
151 lcdc_writel(panel_info
.mmio
, ATMEL_LCDC_DMACON
, ATMEL_LCDC_DMAEN
);
152 lcdc_writel(panel_info
.mmio
, ATMEL_LCDC_PWRCON
,
153 (1 << ATMEL_LCDC_GUARDT_OFFSET
) | ATMEL_LCDC_PWR
);
156 ulong
calc_fbsize(void)
158 return ((panel_info
.vl_col
* panel_info
.vl_row
*
159 NBITS(panel_info
.vl_bpix
)) / 8) + PAGE_SIZE
;