Merge patch series "upl: Prerequite patches for updated spec"
[u-boot.git] / include / configs / M5275EVB.h
blob607c5dee2fb0b44de478c1336c34debf0a03e8fd
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3 * Configuation settings for the Motorola MC5275EVB board.
5 * By Arthur Shipkowski <art@videon-central.com>
6 * Copyright (C) 2005 Videon Central, Inc.
8 * Based off of M5272C3 board code by Josef Baumgartner
9 * <josef.baumgartner@telex.de>
13 * board/config.h - configuration options, board specific
16 #ifndef _M5275EVB_H
17 #define _M5275EVB_H
20 * High Level Configuration Options
21 * (easy to change)
24 #define CFG_SYS_UART_PORT (0)
26 /* Configuration for environment
27 * Environment is embedded in u-boot in the second sector of the flash
30 #define LDS_BOARD_TEXT \
31 . = DEFINED(env_offset) ? env_offset : .; \
32 env/embedded.o(.text);
34 /* Available command configuration */
36 /* I2C */
37 #define CFG_SYS_I2C_PINMUX_REG (gpio_reg->par_feci2c)
38 #define CFG_SYS_I2C_PINMUX_CLR (0xFFF0)
39 #define CFG_SYS_I2C_PINMUX_SET (0x000F)
41 #define CFG_EXTRA_ENV_SETTINGS \
42 "netdev=eth0\0" \
43 "loadaddr=10000\0" \
44 "uboot=u-boot.bin\0" \
45 "load=tftp ${loadaddr} ${uboot}\0" \
46 "upd=run load; run prog\0" \
47 "prog=prot off ffe00000 ffe3ffff;" \
48 "era ffe00000 ffe3ffff;" \
49 "cp.b ${loadaddr} ffe00000 ${filesize};"\
50 "save\0" \
53 #define CFG_SYS_CLK 150000000
56 * Low Level Configuration Settings
57 * (address mappings, register initial values, etc.)
58 * You should know what you are doing if you make changes here.
61 #define CFG_SYS_MBAR 0x40000000
63 /*-----------------------------------------------------------------------
64 * Definitions for initial stack pointer and data area (in DPRAM)
66 #define CFG_SYS_INIT_RAM_ADDR 0x20000000
67 #define CFG_SYS_INIT_RAM_SIZE 0x10000 /* Size of used area in internal SRAM */
69 /*-----------------------------------------------------------------------
70 * Start addresses for the final memory configuration
71 * (Set up by the startup code)
72 * Please note that CFG_SYS_SDRAM_BASE _must_ start at 0
74 #define CFG_SYS_SDRAM_BASE 0x00000000
75 #define CFG_SYS_SDRAM_SIZE 16 /* SDRAM size in MB */
76 #define CFG_SYS_FLASH_BASE CFG_SYS_CS0_BASE
79 * For booting Linux, the board info and command line data
80 * have to be in the first 8 MB of memory, since this is
81 * the maximum mapped by the Linux kernel during initialization ??
83 #define CFG_SYS_BOOTMAPSZ (CFG_SYS_SDRAM_BASE + (CFG_SYS_SDRAM_SIZE << 20))
85 /*-----------------------------------------------------------------------
86 * FLASH organization
89 #define CFG_SYS_FLASH_SIZE 0x200000
91 /*-----------------------------------------------------------------------
92 * Cache Configuration
95 #define ICACHE_STATUS (CFG_SYS_INIT_RAM_ADDR + \
96 CFG_SYS_INIT_RAM_SIZE - 8)
97 #define DCACHE_STATUS (CFG_SYS_INIT_RAM_ADDR + \
98 CFG_SYS_INIT_RAM_SIZE - 4)
99 #define CFG_SYS_ICACHE_INV (CF_CACR_CINV | CF_CACR_INVI)
100 #define CFG_SYS_CACHE_ACR0 (CFG_SYS_SDRAM_BASE | \
101 CF_ADDRMASK(CFG_SYS_SDRAM_SIZE) | \
102 CF_ACR_EN | CF_ACR_SM_ALL)
103 #define CFG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CINV | \
104 CF_CACR_DISD | CF_CACR_INVI | \
105 CF_CACR_CEIB | CF_CACR_DCM | \
106 CF_CACR_EUSP)
108 /*-----------------------------------------------------------------------
109 * Memory bank definitions
111 #define CFG_SYS_CS0_BASE 0xffe00000
112 #define CFG_SYS_CS0_CTRL 0x00001980
113 #define CFG_SYS_CS0_MASK 0x001F0001
115 #define CFG_SYS_CS1_BASE 0x30000000
116 #define CFG_SYS_CS1_CTRL 0x00001900
117 #define CFG_SYS_CS1_MASK 0x00070001
119 #endif /* _M5275EVB_H */