2 * This file and its contents are supplied under the terms of the
3 * Common Development and Distribution License ("CDDL"), version 1.0.
4 * You may only use this file in accordance with the terms of version
7 * A full copy of the text of the CDDL should have accompanied this
8 * source. A copy of the CDDL is also available via the Internet at
9 * http://www.illumos.org/license/CDDL.
13 * This file is part of the Chelsio T4 support code.
15 * Copyright (C) 2011-2013 Chelsio Communications. All rights reserved.
17 * This program is distributed in the hope that it will be useful, but WITHOUT
18 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
19 * FITNESS FOR A PARTICULAR PURPOSE. See the LICENSE file included in this
20 * release for licensing terms and conditions.
23 #ifndef __CXGBE_ADAPTER_H
24 #define __CXGBE_ADAPTER_H
27 #include <sys/mac_provider.h>
28 #include <sys/ethernet.h>
29 #include <sys/queue.h>
30 #include <sys/containerof.h>
33 #include "firmware/t4fw_interface.h"
37 typedef struct adapter adapter_t
;
41 FW_IQ_ESIZE
= 64, /* At least 64 mandated by the firmware spec */
44 RX_IQ_ESIZE
= 64, /* At least 64 so CPL_RX_PKT will fit */
46 EQ_ESIZE
= 64, /* All egres queues use this entry size */
48 RX_FL_ESIZE
= 64, /* 8 64bit addresses */
56 TX_WR_FLITS
= SGE_MAX_WR_LEN
/ 8
61 FULL_INIT_DONE
= (1 << 0),
64 INTR_ALLOCATED
= (1 << 3),
67 CXGBE_BUSY
= (1 << 9),
71 PORT_INIT_DONE
= (1 << 1),
76 CXGBE_HW_LSO
= (1 << 0),
77 CXGBE_HW_CSUM
= (1 << 1),
81 UDBS_SEG_SHIFT
= 7, /* log2(UDBS_SEG_SIZE) */
82 UDBS_DB_OFFSET
= 8, /* offset of the 4B doorbell in a segment */
83 UDBS_WR_OFFSET
= 64, /* offset of the work request in a segment */
86 #define IS_DOOMED(pi) (pi->flags & DOOMED)
87 #define SET_DOOMED(pi) do { pi->flags |= DOOMED; } while (0)
88 #define IS_BUSY(sc) (sc->flags & CXGBE_BUSY)
89 #define SET_BUSY(sc) do { sc->flags |= CXGBE_BUSY; } while (0)
90 #define CLR_BUSY(sc) do { sc->flags &= ~CXGBE_BUSY; } while (0)
96 struct adapter
*adapter
;
98 #ifdef TCP_OFFLOAD_ENABLE
105 int16_t xact_addr_filt
; /* index of exact MAC address filter */
106 uint16_t rss_size
; /* size of VI's RSS table slice */
107 uint16_t ntxq
; /* # of tx queues */
108 uint16_t first_txq
; /* index of first tx queue */
109 uint16_t nrxq
; /* # of rx queues */
110 uint16_t first_rxq
; /* index of first rx queue */
111 #ifdef TCP_OFFLOAD_ENABLE
112 uint16_t nofldtxq
; /* # of offload tx queues */
113 uint16_t first_ofld_txq
; /* index of first offload tx queue */
114 uint16_t nofldrxq
; /* # of offload rx queues */
115 uint16_t first_ofld_rxq
; /* index of first offload rx queue */
117 uint8_t lport
; /* associated offload logical port */
124 uint8_t instance
; /* Associated adapter instance */
125 uint8_t child_inst
; /* Associated child instance */
128 struct link_config link_cfg
;
129 struct port_stats stats
;
146 /* DMA maps used for tx */
148 ddi_dma_handle_t
*map
;
149 uint32_t map_total
; /* # of DMA maps */
150 uint32_t map_pidx
; /* next map to be used */
151 uint32_t map_cidx
; /* reclaimed up to this index */
152 uint32_t map_avail
; /* # of available maps */
157 uint32_t txb_used
; /* # of bytes of tx copy buffer used */
158 uint16_t hdls_used
; /* # of dma handles used */
159 uint16_t desc_used
; /* # of hardware descriptors used */
164 IQ_ALLOCATED
= (1 << 0), /* firmware resources allocated */
165 IQ_INTR
= (1 << 1), /* iq takes direct interrupt */
166 IQ_HAS_FL
= (1 << 2), /* iq has fl */
175 * Ingress Queue: T4 is producer, driver is consumer.
179 ddi_dma_handle_t dhdl
;
180 ddi_acc_handle_t ahdl
;
182 volatile uint_t state
;
183 __be64
*desc
; /* KVA of descriptor ring */
184 uint64_t ba
; /* bus address of descriptor ring */
185 const __be64
*cdesc
; /* current descriptor */
186 struct adapter
*adapter
; /* associated adapter */
187 uint8_t gen
; /* generation bit */
188 uint8_t intr_params
; /* interrupt holdoff parameters */
189 int8_t intr_pktc_idx
; /* packet count threshold index */
190 uint8_t intr_next
; /* holdoff for next interrupt */
191 uint8_t esize
; /* size (bytes) of each entry in the queue */
192 uint16_t qsize
; /* size (# of entries) of the queue */
193 uint16_t cidx
; /* consumer index */
194 uint16_t pending
; /* # of descs processed since last doorbell */
195 uint16_t cntxt_id
; /* SGE context id for the iq */
196 uint16_t abs_id
; /* absolute SGE id for the iq */
197 kmutex_t lock
; /* Rx access lock */
200 STAILQ_ENTRY(sge_iq
) link
;
206 #ifdef TCP_OFFLOAD_ENABLE
211 EQ_TYPEMASK
= 7, /* 3 lsbits hold the type */
212 EQ_ALLOCATED
= (1 << 3), /* firmware resources allocated */
213 EQ_DOOMED
= (1 << 4), /* about to be destroyed */
214 EQ_CRFLUSHED
= (1 << 5), /* expecting an update from SGE */
215 EQ_STALLED
= (1 << 6), /* out of hw descriptors or dmamaps */
216 EQ_MTX
= (1 << 7), /* mutex has been initialized */
217 EQ_STARTED
= (1 << 8), /* started */
220 /* Listed in order of preference. Update t4_sysctls too if you change these */
221 enum {DOORBELL_UDB
=0x1 , DOORBELL_WCWR
=0x2, DOORBELL_UDBWC
=0x4, DOORBELL_KDB
=0x8};
224 * Egress Queue: driver is producer, T4 is consumer.
226 * Note: A free list is an egress queue (driver produces the buffers and T4
227 * consumes them) but it's special enough to have its own struct (see sge_fl).
230 ddi_dma_handle_t desc_dhdl
;
231 ddi_acc_handle_t desc_ahdl
;
235 struct tx_desc
*desc
; /* KVA of descriptor ring */
236 uint64_t ba
; /* bus address of descriptor ring */
237 struct sge_qstat
*spg
; /* status page, for convenience */
239 volatile uint32_t *udb
; /* KVA of doorbell (lies within BAR2) */
240 u_int udb_qid
; /* relative qid within the doorbell page */
241 uint16_t cap
; /* max # of desc, for convenience */
242 uint16_t avail
; /* available descriptors, for convenience */
243 uint16_t qsize
; /* size (# of entries) of the queue */
244 uint16_t cidx
; /* consumer idx (desc idx) */
245 uint16_t pidx
; /* producer idx (desc idx) */
246 uint16_t pending
; /* # of descriptors used since last doorbell */
247 uint16_t iqid
; /* iq that gets egr_update for the eq */
248 uint8_t tx_chan
; /* tx channel used by the eq */
249 uint32_t cntxt_id
; /* SGE context id for the eq */
254 FL_MTX
= (1 << 0), /* mutex has been initialized */
255 FL_STARVING
= (1 << 1), /* on the list of starving fl's */
256 FL_DOOMED
= (1 << 2), /* about to be destroyed */
259 #define FL_RUNNING_LOW(fl) (fl->cap - fl->needed <= fl->lowat)
260 #define FL_NOT_RUNNING_LOW(fl) (fl->cap - fl->needed >= 2 * fl->lowat)
265 ddi_dma_handle_t dhdl
;
266 ddi_acc_handle_t ahdl
;
268 __be64
*desc
; /* KVA of descriptor ring, ptr to addresses */
269 uint64_t ba
; /* bus address of descriptor ring */
270 struct fl_sdesc
*sdesc
; /* KVA of software descriptor ring */
271 uint32_t cap
; /* max # of buffers, for convenience */
272 uint16_t qsize
; /* size (# of entries) of the queue */
273 uint16_t cntxt_id
; /* SGE context id for the freelist */
274 uint32_t cidx
; /* consumer idx (buffer idx, NOT hw desc idx) */
275 uint32_t pidx
; /* producer idx (buffer idx, NOT hw desc idx) */
276 uint32_t needed
; /* # of buffers needed to fill up fl. */
277 uint32_t lowat
; /* # of buffers <= this means fl needs help */
278 uint32_t pending
; /* # of bufs allocated since last doorbell */
279 uint32_t offset
; /* current packet within the larger buffer */
280 uint16_t copy_threshold
; /* anything this size or less is copied up */
282 uint64_t copied_up
; /* # of frames copied into mblk and handed up */
283 uint64_t passed_up
; /* # of frames wrapped in mblk and handed up */
284 uint64_t allocb_fail
; /* # of mblk allocation failures */
286 TAILQ_ENTRY(sge_fl
) link
; /* All starving freelists */
289 /* txq: SGE egress queue + miscellaneous items */
291 struct sge_eq eq
; /* MUST be first */
293 struct port_info
*port
; /* the port this txq belongs to */
294 struct tx_sdesc
*sdesc
; /* KVA of software descriptor ring */
295 mac_ring_handle_t ring_handle
;
297 /* DMA handles used for tx */
298 ddi_dma_handle_t
*tx_dhdl
;
299 uint32_t tx_dhdl_total
; /* Total # of handles */
300 uint32_t tx_dhdl_pidx
; /* next handle to be used */
301 uint32_t tx_dhdl_cidx
; /* reclaimed up to this index */
302 uint32_t tx_dhdl_avail
; /* # of available handles */
304 /* Copy buffers for tx */
305 ddi_dma_handle_t txb_dhdl
;
306 ddi_acc_handle_t txb_ahdl
;
307 caddr_t txb_va
; /* KVA of copy buffers area */
308 uint64_t txb_ba
; /* bus address of copy buffers area */
309 uint32_t txb_size
; /* total size */
310 uint32_t txb_next
; /* offset of next useable area in the buffer */
311 uint32_t txb_avail
; /* # of bytes available */
312 uint16_t copy_threshold
; /* anything this size or less is copied up */
314 uint64_t txpkts
; /* # of ethernet packets */
315 uint64_t txbytes
; /* # of ethernet bytes */
318 /* stats for common events first */
320 uint64_t txcsum
; /* # of times hardware assisted with checksum */
321 uint64_t tso_wrs
; /* # of IPv4 TSO work requests */
322 uint64_t imm_wrs
; /* # of work requests with immediate data */
323 uint64_t sgl_wrs
; /* # of work requests with direct SGL */
324 uint64_t txpkt_wrs
; /* # of txpkt work requests (not coalesced) */
325 uint64_t txpkts_wrs
; /* # of coalesced tx work requests */
326 uint64_t txpkts_pkts
; /* # of frames in coalesced tx work requests */
327 uint64_t txb_used
; /* # of tx copy buffers used (64 byte each) */
328 uint64_t hdl_used
; /* # of DMA handles used */
330 /* stats for not-that-common events */
332 uint32_t txb_full
; /* txb ran out of space */
333 uint32_t dma_hdl_failed
; /* couldn't obtain DMA handle */
334 uint32_t dma_map_failed
; /* couldn't obtain DMA mapping */
335 uint32_t qfull
; /* out of hardware descriptors */
336 uint32_t qflush
; /* # of SGE_EGR_UPDATE notifications for txq */
337 uint32_t pullup_early
; /* # of pullups before starting frame's SGL */
338 uint32_t pullup_late
; /* # of pullups while building frame's SGL */
339 uint32_t pullup_failed
; /* # of failed pullups */
342 /* rxq: SGE ingress queue + SGE free list + miscellaneous items */
344 struct sge_iq iq
; /* MUST be first */
347 struct port_info
*port
; /* the port this rxq belongs to */
350 mac_ring_handle_t ring_handle
;
351 uint64_t ring_gen_num
;
353 /* stats for common events first */
355 uint64_t rxcsum
; /* # of times hardware assisted with checksum */
356 uint64_t rxpkts
; /* # of ethernet packets */
357 uint64_t rxbytes
; /* # of ethernet bytes */
359 /* stats for not-that-common events */
361 uint32_t nomem
; /* mblk allocation during rx failed */
364 #ifdef TCP_OFFLOAD_ENABLE
365 /* ofld_rxq: SGE ingress queue + SGE free list + miscellaneous items */
366 struct sge_ofld_rxq
{
367 struct sge_iq iq
; /* MUST be first */
372 * wrq: SGE egress queue that is given prebuilt work requests. Both the control
373 * and offload tx queues are of this type.
376 struct sge_eq eq
; /* MUST be first */
378 struct adapter
*adapter
;
380 /* List of WRs held up due to lack of tx descriptors */
381 struct mblk_pair wr_list
;
383 /* stats for common events first */
385 uint64_t tx_wrs
; /* # of tx work requests */
387 /* stats for not-that-common events */
389 uint32_t no_desc
; /* out of hardware descriptors */
394 int fl_starve_threshold
;
397 int nrxq
; /* total rx queues (all ports and the rest) */
398 int ntxq
; /* total tx queues (all ports and the rest) */
399 #ifdef TCP_OFFLOAD_ENABLE
400 int nofldrxq
; /* total # of TOE rx queues */
401 int nofldtxq
; /* total # of TOE tx queues */
403 int niq
; /* total ingress queues */
404 int neq
; /* total egress queues */
405 int stat_len
; /* length of status page at ring end */
406 int pktshift
; /* padding between CPL & packet data */
407 int fl_align
; /* response queue message alignment */
409 struct sge_iq fwq
; /* Firmware event queue */
410 #ifdef TCP_OFFLOAD_ENABLE
411 struct sge_wrq mgmtq
; /* Management queue (Control queue) */
413 struct sge_txq
*txq
; /* NIC tx queues */
414 struct sge_rxq
*rxq
; /* NIC rx queues */
415 #ifdef TCP_OFFLOAD_ENABLE
416 struct sge_wrq
*ctrlq
; /* Control queues */
417 struct sge_wrq
*ofld_txq
; /* TOE tx queues */
418 struct sge_ofld_rxq
*ofld_rxq
; /* TOE rx queues */
423 struct sge_iq
**iqmap
; /* iq->cntxt_id to iq mapping */
424 struct sge_eq
**eqmap
; /* eq->cntxt_id to eq mapping */
426 /* Device access and DMA attributes for all the descriptor rings */
427 ddi_device_acc_attr_t acc_attr_desc
;
428 ddi_dma_attr_t dma_attr_desc
;
430 /* Device access and DMA attributes for tx buffers */
431 ddi_device_acc_attr_t acc_attr_tx
;
432 ddi_dma_attr_t dma_attr_tx
;
434 /* Device access and DMA attributes for rx buffers are in rxb_params */
435 kmem_cache_t
*rxbuf_cache
;
436 struct rxbuf_cache_params rxb_params
;
439 struct driver_properties
{
440 /* There is a driver.conf variable for each of these */
445 #ifdef TCP_OFFLOAD_ENABLE
446 int max_nofldtxq_10g
;
447 int max_nofldrxq_10g
;
459 int timer_val
[SGE_NTIMERS
];
460 int counter_val
[SGE_NCOUNTERS
];
469 typedef int (*cpl_handler_t
)(struct sge_iq
*, const struct rss_header
*,
471 typedef int (*fw_msg_handler_t
)(struct adapter
*, const __be64
*);
474 SLIST_ENTRY(adapter
) link
;
481 unsigned int vpd_busy
;
482 unsigned int vpd_flag
;
486 uint_t open
; /* character device is open */
488 /* PCI config space access handle */
489 ddi_acc_handle_t pci_regh
;
491 /* MMIO register access handle */
492 ddi_acc_handle_t regh
;
494 /* BAR1 register access handle */
495 ddi_acc_handle_t reg1h
;
498 /* Interrupt information */
503 ddi_intr_handle_t
*intr_handle
;
505 struct driver_properties props
;
511 struct port_info
*port
[MAX_NPORTS
];
512 ddi_taskq_t
*tq
[NCHAN
];
513 uint8_t chan_map
[NCHAN
];
514 uint32_t filter_mode
;
516 struct l2t_data
*l2t
; /* L2 table */
517 struct tid_info tids
;
520 int registered_device_map
;
525 struct adapter_params params
;
526 struct t4_virt_res vres
;
528 #ifdef TCP_OFFLOAD_ENABLE
529 struct uld_softc tom
;
530 struct tom_tunables tt
;
533 #ifdef TCP_OFFLOAD_ENABLE
543 fw_msg_handler_t fw_msg_handler
[5]; /* NUM_FW6_TYPES */
544 cpl_handler_t cpl_handler
[0xef]; /* NUM_CPL_CMDS */
549 /* Starving free lists */
550 kmutex_t sfl_lock
; /* same cache-line as sc_lock? but that's ok */
551 TAILQ_HEAD(, sge_fl
) sfl
;
552 timeout_id_t sfl_timer
;
567 #define ADAPTER_LOCK(sc) mutex_enter(&(sc)->lock)
568 #define ADAPTER_UNLOCK(sc) mutex_exit(&(sc)->lock)
569 #define ADAPTER_LOCK_ASSERT_OWNED(sc) ASSERT(mutex_owned(&(sc)->lock))
570 #define ADAPTER_LOCK_ASSERT_NOTOWNED(sc) ASSERT(!mutex_owned(&(sc)->lock))
572 #define PORT_LOCK(pi) mutex_enter(&(pi)->lock)
573 #define PORT_UNLOCK(pi) mutex_exit(&(pi)->lock)
574 #define PORT_LOCK_ASSERT_OWNED(pi) ASSERT(mutex_owned(&(pi)->lock))
575 #define PORT_LOCK_ASSERT_NOTOWNED(pi) ASSERT(!mutex_owned(&(pi)->lock))
577 #define IQ_LOCK(iq) mutex_enter(&(iq)->lock)
578 #define IQ_UNLOCK(iq) mutex_exit(&(iq)->lock)
579 #define IQ_LOCK_ASSERT_OWNED(iq) ASSERT(mutex_owned(&(iq)->lock))
580 #define IQ_LOCK_ASSERT_NOTOWNED(iq) ASSERT(!mutex_owned(&(iq)->lock))
582 #define FL_LOCK(fl) mutex_enter(&(fl)->lock)
583 #define FL_UNLOCK(fl) mutex_exit(&(fl)->lock)
584 #define FL_LOCK_ASSERT_OWNED(fl) ASSERT(mutex_owned(&(fl)->lock))
585 #define FL_LOCK_ASSERT_NOTOWNED(fl) ASSERT(!mutex_owned(&(fl)->lock))
587 #define RXQ_LOCK(rxq) IQ_LOCK(&(rxq)->iq)
588 #define RXQ_UNLOCK(rxq) IQ_UNLOCK(&(rxq)->iq)
589 #define RXQ_LOCK_ASSERT_OWNED(rxq) IQ_LOCK_ASSERT_OWNED(&(rxq)->iq)
590 #define RXQ_LOCK_ASSERT_NOTOWNED(rxq) IQ_LOCK_ASSERT_NOTOWNED(&(rxq)->iq)
592 #define RXQ_FL_LOCK(rxq) FL_LOCK(&(rxq)->fl)
593 #define RXQ_FL_UNLOCK(rxq) FL_UNLOCK(&(rxq)->fl)
594 #define RXQ_FL_LOCK_ASSERT_OWNED(rxq) FL_LOCK_ASSERT_OWNED(&(rxq)->fl)
595 #define RXQ_FL_LOCK_ASSERT_NOTOWNED(rxq) FL_LOCK_ASSERT_NOTOWNED(&(rxq)->fl)
597 #define EQ_LOCK(eq) mutex_enter(&(eq)->lock)
598 #define EQ_UNLOCK(eq) mutex_exit(&(eq)->lock)
599 #define EQ_LOCK_ASSERT_OWNED(eq) ASSERT(mutex_owned(&(eq)->lock))
600 #define EQ_LOCK_ASSERT_NOTOWNED(eq) ASSERT(!mutex_owned(&(eq)->lock))
602 #define TXQ_LOCK(txq) EQ_LOCK(&(txq)->eq)
603 #define TXQ_UNLOCK(txq) EQ_UNLOCK(&(txq)->eq)
604 #define TXQ_LOCK_ASSERT_OWNED(txq) EQ_LOCK_ASSERT_OWNED(&(txq)->eq)
605 #define TXQ_LOCK_ASSERT_NOTOWNED(txq) EQ_LOCK_ASSERT_NOTOWNED(&(txq)->eq)
607 #define for_each_txq(pi, iter, txq) \
608 txq = &pi->adapter->sge.txq[pi->first_txq]; \
609 for (iter = 0; iter < pi->ntxq; ++iter, ++txq)
610 #define for_each_rxq(pi, iter, rxq) \
611 rxq = &pi->adapter->sge.rxq[pi->first_rxq]; \
612 for (iter = 0; iter < pi->nrxq; ++iter, ++rxq)
613 #define for_each_ofld_txq(pi, iter, ofld_txq) \
614 ofld_txq = &pi->adapter->sge.ofld_txq[pi->first_ofld_txq]; \
615 for (iter = 0; iter < pi->nofldtxq; ++iter, ++ofld_txq)
616 #define for_each_ofld_rxq(pi, iter, ofld_rxq) \
617 ofld_rxq = &pi->adapter->sge.ofld_rxq[pi->first_ofld_rxq]; \
618 for (iter = 0; iter < pi->nofldrxq; ++iter, ++ofld_rxq)
620 #define NFIQ(sc) ((sc)->intr_count > 1 ? (sc)->intr_count - 1 : 1)
622 /* One for errors, one for firmware events */
623 #define T4_EXTRA_INTR 2
625 /* Presently disabling locking around mbox access
626 * We may need to reenable it later
628 typedef int t4_os_lock_t
;
629 static inline void t4_os_lock(t4_os_lock_t
*lock
)
633 static inline void t4_os_unlock(t4_os_lock_t
*lock
)
638 static inline uint32_t
639 t4_read_reg(struct adapter
*sc
, uint32_t reg
)
641 /* LINTED: E_BAD_PTR_CAST_ALIGN */
642 return (ddi_get32(sc
->regh
, (uint32_t *)(sc
->regp
+ reg
)));
646 t4_write_reg(struct adapter
*sc
, uint32_t reg
, uint32_t val
)
648 /* LINTED: E_BAD_PTR_CAST_ALIGN */
649 ddi_put32(sc
->regh
, (uint32_t *)(sc
->regp
+ reg
), val
);
653 t4_os_pci_read_cfg1(struct adapter
*sc
, int reg
, uint8_t *val
)
655 *val
= pci_config_get8(sc
->pci_regh
, reg
);
659 t4_os_pci_write_cfg1(struct adapter
*sc
, int reg
, uint8_t val
)
661 pci_config_put8(sc
->pci_regh
, reg
, val
);
665 t4_os_pci_read_cfg2(struct adapter
*sc
, int reg
, uint16_t *val
)
667 *val
= pci_config_get16(sc
->pci_regh
, reg
);
671 t4_os_pci_write_cfg2(struct adapter
*sc
, int reg
, uint16_t val
)
673 pci_config_put16(sc
->pci_regh
, reg
, val
);
677 t4_os_pci_read_cfg4(struct adapter
*sc
, int reg
, uint32_t *val
)
679 *val
= pci_config_get32(sc
->pci_regh
, reg
);
683 t4_os_pci_write_cfg4(struct adapter
*sc
, int reg
, uint32_t val
)
685 pci_config_put32(sc
->pci_regh
, reg
, val
);
688 static inline uint64_t
689 t4_read_reg64(struct adapter
*sc
, uint32_t reg
)
691 /* LINTED: E_BAD_PTR_CAST_ALIGN */
692 return (ddi_get64(sc
->regh
, (uint64_t *)(sc
->regp
+ reg
)));
696 t4_write_reg64(struct adapter
*sc
, uint32_t reg
, uint64_t val
)
698 /* LINTED: E_BAD_PTR_CAST_ALIGN */
699 ddi_put64(sc
->regh
, (uint64_t *)(sc
->regp
+ reg
), val
);
702 static inline struct port_info
*
703 adap2pinfo(struct adapter
*sc
, int idx
)
705 return (sc
->port
[idx
]);
709 t4_os_set_hw_addr(struct adapter
*sc
, int idx
, uint8_t hw_addr
[])
711 bcopy(hw_addr
, sc
->port
[idx
]->hw_addr
, ETHERADDRL
);
715 is_10G_port(const struct port_info
*pi
)
717 return ((pi
->link_cfg
.supported
& FW_PORT_CAP_SPEED_10G
) != 0);
720 static inline struct sge_rxq
*
721 iq_to_rxq(struct sge_iq
*iq
)
723 return (__containerof(iq
, struct sge_rxq
, iq
));
727 is_25G_port(const struct port_info
*pi
)
729 return ((pi
->link_cfg
.supported
& FW_PORT_CAP_SPEED_25G
) != 0);
733 is_40G_port(const struct port_info
*pi
)
735 return ((pi
->link_cfg
.supported
& FW_PORT_CAP_SPEED_40G
) != 0);
739 is_100G_port(const struct port_info
*pi
)
741 return ((pi
->link_cfg
.supported
& FW_PORT_CAP_SPEED_100G
) != 0);
745 is_10XG_port(const struct port_info
*pi
)
747 return (is_10G_port(pi
) || is_40G_port(pi
) ||
748 is_25G_port(pi
) || is_100G_port(pi
));
752 print_port_speed(const struct port_info
*pi
)
757 if (is_100G_port(pi
))
759 else if (is_40G_port(pi
))
761 else if (is_25G_port(pi
))
763 else if (is_10G_port(pi
))
769 #ifdef TCP_OFFLOAD_ENABLE
770 int t4_wrq_tx_locked(struct adapter
*sc
, struct sge_wrq
*wrq
, mblk_t
*m0
);
773 t4_wrq_tx(struct adapter
*sc
, struct sge_wrq
*wrq
, mblk_t
*m
)
778 rc
= t4_wrq_tx_locked(sc
, wrq
, m
);
785 * t4_os_pci_read_seeprom - read four bytes of SEEPROM/VPD contents
786 * @adapter: the adapter
787 * @addr: SEEPROM/VPD Address to read
788 * @valp: where to store the value read
790 * Read a 32-bit value from the given address in the SEEPROM/VPD. The address
791 * must be four-byte aligned. Returns 0 on success, a negative erro number
794 static inline int t4_os_pci_read_seeprom(adapter_t
*adapter
,
797 int t4_seeprom_read(struct adapter
*adapter
, u32 addr
, u32
*data
);
800 ret
= t4_seeprom_read(adapter
, addr
, valp
);
802 return ret
>= 0 ? 0 : ret
;
806 * t4_os_pci_write_seeprom - write four bytes of SEEPROM/VPD contents
807 * @adapter: the adapter
808 * @addr: SEEPROM/VPD Address to write
809 * @val: the value write
811 * Write a 32-bit value to the given address in the SEEPROM/VPD. The address
812 * must be four-byte aligned. Returns 0 on success, a negative erro number
815 static inline int t4_os_pci_write_seeprom(adapter_t
*adapter
,
818 int t4_seeprom_write(struct adapter
*adapter
, u32 addr
, u32 data
);
821 ret
= t4_seeprom_write(adapter
, addr
, val
);
823 return ret
>= 0 ? 0 : ret
;
826 static inline int t4_os_pci_set_vpd_size(struct adapter
*adapter
, size_t len
)
831 static inline unsigned int t4_use_ldst(struct adapter
*adap
)
833 return (adap
->flags
& FW_OK
);
835 #define t4_os_alloc(_size) kmem_alloc(_size, KM_SLEEP)
837 static inline void t4_db_full(struct adapter
*adap
) {}
838 static inline void t4_db_dropped(struct adapter
*adap
) {}
841 int t4_os_find_pci_capability(struct adapter
*sc
, int cap
);
842 void t4_os_portmod_changed(const struct adapter
*sc
, int idx
);
843 int adapter_full_init(struct adapter
*sc
);
844 int adapter_full_uninit(struct adapter
*sc
);
845 int port_full_init(struct port_info
*pi
);
846 int port_full_uninit(struct port_info
*pi
);
847 void enable_port_queues(struct port_info
*pi
);
848 void disable_port_queues(struct port_info
*pi
);
849 int t4_register_cpl_handler(struct adapter
*sc
, int opcode
, cpl_handler_t h
);
850 int t4_register_fw_msg_handler(struct adapter
*, int, fw_msg_handler_t
);
851 void t4_iterate(void (*func
)(int, void *), void *arg
);
854 void t4_sge_init(struct adapter
*sc
);
855 int t4_setup_adapter_queues(struct adapter
*sc
);
856 int t4_teardown_adapter_queues(struct adapter
*sc
);
857 int t4_setup_port_queues(struct port_info
*pi
);
858 int t4_teardown_port_queues(struct port_info
*pi
);
859 uint_t
t4_intr_all(caddr_t arg1
, caddr_t arg2
);
860 uint_t
t4_intr(caddr_t arg1
, caddr_t arg2
);
861 uint_t
t4_intr_err(caddr_t arg1
, caddr_t arg2
);
862 int t4_mgmt_tx(struct adapter
*sc
, mblk_t
*m
);
863 void memwin_info(struct adapter
*, int, uint32_t *, uint32_t *);
864 uint32_t position_memwin(struct adapter
*, int, uint32_t);
866 mblk_t
*t4_eth_tx(void *, mblk_t
*);
867 mblk_t
*t4_mc_tx(void *arg
, mblk_t
*m
);
868 mblk_t
*t4_ring_rx(struct sge_rxq
*rxq
, int poll_bytes
);
869 int t4_alloc_tx_maps(struct adapter
*sc
, struct tx_maps
*txmaps
, int count
,
873 void t4_mc_init(struct port_info
*pi
);
874 void t4_mc_cb_init(struct port_info
*);
875 void t4_os_link_changed(struct adapter
*sc
, int idx
, int link_stat
);
876 void t4_mac_rx(struct port_info
*pi
, struct sge_rxq
*rxq
, mblk_t
*m
);
877 void t4_mac_tx_update(struct port_info
*pi
, struct sge_txq
*txq
);
878 int t4_addmac(void *arg
, const uint8_t *ucaddr
);
881 int t4_ioctl(struct adapter
*sc
, int cmd
, void *data
, int mode
);
883 struct l2t_data
*t4_init_l2t(struct adapter
*sc
);
884 #endif /* __CXGBE_ADAPTER_H */