drivers/input/: Spelling fixes
[wrt350n-kernel.git] / drivers / pcmcia / m32r_pcc.c
blobc5e0d89c3ecefecf09cc03e5558b4c0aff4ca315
1 /*
2 * drivers/pcmcia/m32r_pcc.c
4 * Device driver for the PCMCIA functionality of M32R.
6 * Copyright (c) 2001, 2002, 2003, 2004
7 * Hiroyuki Kondo, Naoto Sugai, Hayato Fujiwara
8 */
10 #include <linux/module.h>
11 #include <linux/moduleparam.h>
12 #include <linux/init.h>
13 #include <linux/types.h>
14 #include <linux/fcntl.h>
15 #include <linux/string.h>
16 #include <linux/kernel.h>
17 #include <linux/errno.h>
18 #include <linux/timer.h>
19 #include <linux/slab.h>
20 #include <linux/ioport.h>
21 #include <linux/delay.h>
22 #include <linux/workqueue.h>
23 #include <linux/interrupt.h>
24 #include <linux/platform_device.h>
25 #include <linux/bitops.h>
26 #include <asm/irq.h>
27 #include <asm/io.h>
28 #include <asm/system.h>
29 #include <asm/addrspace.h>
31 #include <pcmcia/cs_types.h>
32 #include <pcmcia/ss.h>
33 #include <pcmcia/cs.h>
35 /* XXX: should be moved into asm/irq.h */
36 #define PCC0_IRQ 24
37 #define PCC1_IRQ 25
39 #include "m32r_pcc.h"
41 #define CHAOS_PCC_DEBUG
42 #ifdef CHAOS_PCC_DEBUG
43 static volatile u_short dummy_readbuf;
44 #endif
46 #define PCC_DEBUG_DBEX
48 #ifdef DEBUG
49 static int m32r_pcc_debug;
50 module_param(m32r_pcc_debug, int, 0644);
51 #define debug(lvl, fmt, arg...) do { \
52 if (m32r_pcc_debug > (lvl)) \
53 printk(KERN_DEBUG "m32r_pcc: " fmt , ## arg); \
54 } while (0)
55 #else
56 #define debug(n, args...) do { } while (0)
57 #endif
59 /* Poll status interval -- 0 means default to interrupt */
60 static int poll_interval = 0;
62 typedef enum pcc_space { as_none = 0, as_comm, as_attr, as_io } pcc_as_t;
64 typedef struct pcc_socket {
65 u_short type, flags;
66 struct pcmcia_socket socket;
67 unsigned int number;
68 kio_addr_t ioaddr;
69 u_long mapaddr;
70 u_long base; /* PCC register base */
71 u_char cs_irq, intr;
72 pccard_io_map io_map[MAX_IO_WIN];
73 pccard_mem_map mem_map[MAX_WIN];
74 u_char io_win;
75 u_char mem_win;
76 pcc_as_t current_space;
77 u_char last_iodbex;
78 #ifdef CHAOS_PCC_DEBUG
79 u_char last_iosize;
80 #endif
81 #ifdef CONFIG_PROC_FS
82 struct proc_dir_entry *proc;
83 #endif
84 } pcc_socket_t;
86 static int pcc_sockets = 0;
87 static pcc_socket_t socket[M32R_MAX_PCC] = {
88 { 0, }, /* ... */
91 /*====================================================================*/
93 static unsigned int pcc_get(u_short, unsigned int);
94 static void pcc_set(u_short, unsigned int , unsigned int );
96 static DEFINE_SPINLOCK(pcc_lock);
98 void pcc_iorw(int sock, unsigned long port, void *buf, size_t size, size_t nmemb, int wr, int flag)
100 u_long addr;
101 u_long flags;
102 int need_ex;
103 #ifdef PCC_DEBUG_DBEX
104 int _dbex;
105 #endif
106 pcc_socket_t *t = &socket[sock];
107 #ifdef CHAOS_PCC_DEBUG
108 int map_changed = 0;
109 #endif
111 /* Need lock ? */
112 spin_lock_irqsave(&pcc_lock, flags);
115 * Check if need dbex
117 need_ex = (size > 1 && flag == 0) ? PCMOD_DBEX : 0;
118 #ifdef PCC_DEBUG_DBEX
119 _dbex = need_ex;
120 need_ex = 0;
121 #endif
124 * calculate access address
126 addr = t->mapaddr + port - t->ioaddr + KSEG1; /* XXX */
129 * Check current mapping
131 if (t->current_space != as_io || t->last_iodbex != need_ex) {
133 u_long cbsz;
136 * Disable first
138 pcc_set(sock, PCCR, 0);
141 * Set mode and io address
143 cbsz = (t->flags & MAP_16BIT) ? 0 : PCMOD_CBSZ;
144 pcc_set(sock, PCMOD, PCMOD_AS_IO | cbsz | need_ex);
145 pcc_set(sock, PCADR, addr & 0x1ff00000);
148 * Enable and read it
150 pcc_set(sock, PCCR, 1);
152 #ifdef CHAOS_PCC_DEBUG
153 #if 0
154 map_changed = (t->current_space == as_attr && size == 2); /* XXX */
155 #else
156 map_changed = 1;
157 #endif
158 #endif
159 t->current_space = as_io;
163 * access to IO space
165 if (size == 1) {
166 /* Byte */
167 unsigned char *bp = (unsigned char *)buf;
169 #ifdef CHAOS_DEBUG
170 if (map_changed) {
171 dummy_readbuf = readb(addr);
173 #endif
174 if (wr) {
175 /* write Byte */
176 while (nmemb--) {
177 writeb(*bp++, addr);
179 } else {
180 /* read Byte */
181 while (nmemb--) {
182 *bp++ = readb(addr);
185 } else {
186 /* Word */
187 unsigned short *bp = (unsigned short *)buf;
189 #ifdef CHAOS_PCC_DEBUG
190 if (map_changed) {
191 dummy_readbuf = readw(addr);
193 #endif
194 if (wr) {
195 /* write Word */
196 while (nmemb--) {
197 #ifdef PCC_DEBUG_DBEX
198 if (_dbex) {
199 unsigned char *cp = (unsigned char *)bp;
200 unsigned short tmp;
201 tmp = cp[1] << 8 | cp[0];
202 writew(tmp, addr);
203 bp++;
204 } else
205 #endif
206 writew(*bp++, addr);
208 } else {
209 /* read Word */
210 while (nmemb--) {
211 #ifdef PCC_DEBUG_DBEX
212 if (_dbex) {
213 unsigned char *cp = (unsigned char *)bp;
214 unsigned short tmp;
215 tmp = readw(addr);
216 cp[0] = tmp & 0xff;
217 cp[1] = (tmp >> 8) & 0xff;
218 bp++;
219 } else
220 #endif
221 *bp++ = readw(addr);
226 #if 1
227 /* addr is no longer used */
228 if ((addr = pcc_get(sock, PCIRC)) & PCIRC_BWERR) {
229 printk("m32r_pcc: BWERR detected : port 0x%04lx : iosize %dbit\n",
230 port, size * 8);
231 pcc_set(sock, PCIRC, addr);
233 #endif
235 * save state
237 t->last_iosize = size;
238 t->last_iodbex = need_ex;
240 /* Need lock ? */
242 spin_unlock_irqrestore(&pcc_lock,flags);
244 return;
247 void pcc_ioread(int sock, unsigned long port, void *buf, size_t size, size_t nmemb, int flag) {
248 pcc_iorw(sock, port, buf, size, nmemb, 0, flag);
251 void pcc_iowrite(int sock, unsigned long port, void *buf, size_t size, size_t nmemb, int flag) {
252 pcc_iorw(sock, port, buf, size, nmemb, 1, flag);
255 /*====================================================================*/
257 #define IS_REGISTERED 0x2000
258 #define IS_ALIVE 0x8000
260 typedef struct pcc_t {
261 char *name;
262 u_short flags;
263 } pcc_t;
265 static pcc_t pcc[] = {
266 { "xnux2", 0 }, { "xnux2", 0 },
269 static irqreturn_t pcc_interrupt(int, void *);
271 /*====================================================================*/
273 static struct timer_list poll_timer;
275 static unsigned int pcc_get(u_short sock, unsigned int reg)
277 return inl(socket[sock].base + reg);
281 static void pcc_set(u_short sock, unsigned int reg, unsigned int data)
283 outl(data, socket[sock].base + reg);
286 /*======================================================================
288 See if a card is present, powered up, in IO mode, and already
289 bound to a (non PC Card) Linux driver. We leave these alone.
291 We make an exception for cards that seem to be serial devices.
293 ======================================================================*/
295 static int __init is_alive(u_short sock)
297 unsigned int stat;
298 unsigned int f;
300 stat = pcc_get(sock, PCIRC);
301 f = (stat & (PCIRC_CDIN1 | PCIRC_CDIN2)) >> 16;
302 if(!f){
303 printk("m32r_pcc: No Card is detected at socket %d : stat = 0x%08x\n",stat,sock);
304 return 0;
306 if(f!=3)
307 printk("m32r_pcc: Insertion fail (%.8x) at socket %d\n",stat,sock);
308 else
309 printk("m32r_pcc: Card is Inserted at socket %d(%.8x)\n",sock,stat);
310 return 0;
313 static void add_pcc_socket(ulong base, int irq, ulong mapaddr, kio_addr_t ioaddr)
315 pcc_socket_t *t = &socket[pcc_sockets];
317 /* add sockets */
318 t->ioaddr = ioaddr;
319 t->mapaddr = mapaddr;
320 t->base = base;
321 #ifdef CHAOS_PCC_DEBUG
322 t->flags = MAP_16BIT;
323 #else
324 t->flags = 0;
325 #endif
326 if (is_alive(pcc_sockets))
327 t->flags |= IS_ALIVE;
329 /* add pcc */
330 if (t->base > 0) {
331 request_region(t->base, 0x20, "m32r-pcc");
334 printk(KERN_INFO " %s ", pcc[pcc_sockets].name);
335 printk("pcc at 0x%08lx\n", t->base);
337 /* Update socket interrupt information, capabilities */
338 t->socket.features |= (SS_CAP_PCCARD | SS_CAP_STATIC_MAP);
339 t->socket.map_size = M32R_PCC_MAPSIZE;
340 t->socket.io_offset = ioaddr; /* use for io access offset */
341 t->socket.irq_mask = 0;
342 t->socket.pci_irq = 2 + pcc_sockets; /* XXX */
344 request_irq(irq, pcc_interrupt, 0, "m32r-pcc", pcc_interrupt);
346 pcc_sockets++;
348 return;
352 /*====================================================================*/
354 static irqreturn_t pcc_interrupt(int irq, void *dev)
356 int i, j, irc;
357 u_int events, active;
358 int handled = 0;
360 debug(4, "m32r: pcc_interrupt(%d)\n", irq);
362 for (j = 0; j < 20; j++) {
363 active = 0;
364 for (i = 0; i < pcc_sockets; i++) {
365 if ((socket[i].cs_irq != irq) &&
366 (socket[i].socket.pci_irq != irq))
367 continue;
368 handled = 1;
369 irc = pcc_get(i, PCIRC);
370 irc >>=16;
371 debug(2, "m32r-pcc:interrput: socket %d pcirc 0x%02x ", i, irc);
372 if (!irc)
373 continue;
375 events = (irc) ? SS_DETECT : 0;
376 events |= (pcc_get(i,PCCR) & PCCR_PCEN) ? SS_READY : 0;
377 debug(2, " event 0x%02x\n", events);
379 if (events)
380 pcmcia_parse_events(&socket[i].socket, events);
382 active |= events;
383 active = 0;
385 if (!active) break;
387 if (j == 20)
388 printk(KERN_NOTICE "m32r-pcc: infinite loop in interrupt handler\n");
390 debug(4, "m32r-pcc: interrupt done\n");
392 return IRQ_RETVAL(handled);
393 } /* pcc_interrupt */
395 static void pcc_interrupt_wrapper(u_long data)
397 pcc_interrupt(0, NULL);
398 init_timer(&poll_timer);
399 poll_timer.expires = jiffies + poll_interval;
400 add_timer(&poll_timer);
403 /*====================================================================*/
405 static int _pcc_get_status(u_short sock, u_int *value)
407 u_int status;
409 status = pcc_get(sock,PCIRC);
410 *value = ((status & PCIRC_CDIN1) && (status & PCIRC_CDIN2))
411 ? SS_DETECT : 0;
413 status = pcc_get(sock,PCCR);
415 #if 0
416 *value |= (status & PCCR_PCEN) ? SS_READY : 0;
417 #else
418 *value |= SS_READY; /* XXX: always */
419 #endif
421 status = pcc_get(sock,PCCSIGCR);
422 *value |= (status & PCCSIGCR_VEN) ? SS_POWERON : 0;
424 debug(3, "m32r-pcc: GetStatus(%d) = %#4.4x\n", sock, *value);
425 return 0;
426 } /* _get_status */
428 /*====================================================================*/
430 static int _pcc_set_socket(u_short sock, socket_state_t *state)
432 u_long reg = 0;
434 debug(3, "m32r-pcc: SetSocket(%d, flags %#3.3x, Vcc %d, Vpp %d, "
435 "io_irq %d, csc_mask %#2.2x)", sock, state->flags,
436 state->Vcc, state->Vpp, state->io_irq, state->csc_mask);
438 if (state->Vcc) {
440 * 5V only
442 if (state->Vcc == 50) {
443 reg |= PCCSIGCR_VEN;
444 } else {
445 return -EINVAL;
449 if (state->flags & SS_RESET) {
450 debug(3, ":RESET\n");
451 reg |= PCCSIGCR_CRST;
453 if (state->flags & SS_OUTPUT_ENA){
454 debug(3, ":OUTPUT_ENA\n");
455 /* bit clear */
456 } else {
457 reg |= PCCSIGCR_SEN;
460 pcc_set(sock,PCCSIGCR,reg);
462 #ifdef DEBUG
463 if(state->flags & SS_IOCARD){
464 debug(3, ":IOCARD");
466 if (state->flags & SS_PWR_AUTO) {
467 debug(3, ":PWR_AUTO");
469 if (state->csc_mask & SS_DETECT)
470 debug(3, ":csc-SS_DETECT");
471 if (state->flags & SS_IOCARD) {
472 if (state->csc_mask & SS_STSCHG)
473 debug(3, ":STSCHG");
474 } else {
475 if (state->csc_mask & SS_BATDEAD)
476 debug(3, ":BATDEAD");
477 if (state->csc_mask & SS_BATWARN)
478 debug(3, ":BATWARN");
479 if (state->csc_mask & SS_READY)
480 debug(3, ":READY");
482 debug(3, "\n");
483 #endif
484 return 0;
485 } /* _set_socket */
487 /*====================================================================*/
489 static int _pcc_set_io_map(u_short sock, struct pccard_io_map *io)
491 u_char map;
493 debug(3, "m32r-pcc: SetIOMap(%d, %d, %#2.2x, %d ns, "
494 "%#lx-%#lx)\n", sock, io->map, io->flags,
495 io->speed, io->start, io->stop);
496 map = io->map;
498 return 0;
499 } /* _set_io_map */
501 /*====================================================================*/
503 static int _pcc_set_mem_map(u_short sock, struct pccard_mem_map *mem)
506 u_char map = mem->map;
507 u_long mode;
508 u_long addr;
509 pcc_socket_t *t = &socket[sock];
510 #ifdef CHAOS_PCC_DEBUG
511 #if 0
512 pcc_as_t last = t->current_space;
513 #endif
514 #endif
516 debug(3, "m32r-pcc: SetMemMap(%d, %d, %#2.2x, %d ns, "
517 "%#lx, %#x)\n", sock, map, mem->flags,
518 mem->speed, mem->static_start, mem->card_start);
521 * sanity check
523 if ((map > MAX_WIN) || (mem->card_start > 0x3ffffff)){
524 return -EINVAL;
528 * de-activate
530 if ((mem->flags & MAP_ACTIVE) == 0) {
531 t->current_space = as_none;
532 return 0;
536 * Disable first
538 pcc_set(sock, PCCR, 0);
541 * Set mode
543 if (mem->flags & MAP_ATTRIB) {
544 mode = PCMOD_AS_ATTRIB | PCMOD_CBSZ;
545 t->current_space = as_attr;
546 } else {
547 mode = 0; /* common memory */
548 t->current_space = as_comm;
550 pcc_set(sock, PCMOD, mode);
553 * Set address
555 addr = t->mapaddr + (mem->card_start & M32R_PCC_MAPMASK);
556 pcc_set(sock, PCADR, addr);
558 mem->static_start = addr + mem->card_start;
561 * Enable again
563 pcc_set(sock, PCCR, 1);
565 #ifdef CHAOS_PCC_DEBUG
566 #if 0
567 if (last != as_attr) {
568 #else
569 if (1) {
570 #endif
571 dummy_readbuf = *(u_char *)(addr + KSEG1);
573 #endif
575 return 0;
577 } /* _set_mem_map */
579 #if 0 /* driver model ordering issue */
580 /*======================================================================
582 Routines for accessing socket information and register dumps via
583 /proc/bus/pccard/...
585 ======================================================================*/
587 static ssize_t show_info(struct class_device *class_dev, char *buf)
589 pcc_socket_t *s = container_of(class_dev, struct pcc_socket,
590 socket.dev);
592 return sprintf(buf, "type: %s\nbase addr: 0x%08lx\n",
593 pcc[s->type].name, s->base);
596 static ssize_t show_exca(struct class_device *class_dev, char *buf)
598 /* FIXME */
600 return 0;
603 static CLASS_DEVICE_ATTR(info, S_IRUGO, show_info, NULL);
604 static CLASS_DEVICE_ATTR(exca, S_IRUGO, show_exca, NULL);
605 #endif
607 /*====================================================================*/
609 /* this is horribly ugly... proper locking needs to be done here at
610 * some time... */
611 #define LOCKED(x) do { \
612 int retval; \
613 unsigned long flags; \
614 spin_lock_irqsave(&pcc_lock, flags); \
615 retval = x; \
616 spin_unlock_irqrestore(&pcc_lock, flags); \
617 return retval; \
618 } while (0)
621 static int pcc_get_status(struct pcmcia_socket *s, u_int *value)
623 unsigned int sock = container_of(s, struct pcc_socket, socket)->number;
625 if (socket[sock].flags & IS_ALIVE) {
626 *value = 0;
627 return -EINVAL;
629 LOCKED(_pcc_get_status(sock, value));
632 static int pcc_set_socket(struct pcmcia_socket *s, socket_state_t *state)
634 unsigned int sock = container_of(s, struct pcc_socket, socket)->number;
636 if (socket[sock].flags & IS_ALIVE)
637 return -EINVAL;
639 LOCKED(_pcc_set_socket(sock, state));
642 static int pcc_set_io_map(struct pcmcia_socket *s, struct pccard_io_map *io)
644 unsigned int sock = container_of(s, struct pcc_socket, socket)->number;
646 if (socket[sock].flags & IS_ALIVE)
647 return -EINVAL;
648 LOCKED(_pcc_set_io_map(sock, io));
651 static int pcc_set_mem_map(struct pcmcia_socket *s, struct pccard_mem_map *mem)
653 unsigned int sock = container_of(s, struct pcc_socket, socket)->number;
655 if (socket[sock].flags & IS_ALIVE)
656 return -EINVAL;
657 LOCKED(_pcc_set_mem_map(sock, mem));
660 static int pcc_init(struct pcmcia_socket *s)
662 debug(4, "m32r-pcc: init call\n");
663 return 0;
666 static struct pccard_operations pcc_operations = {
667 .init = pcc_init,
668 .get_status = pcc_get_status,
669 .set_socket = pcc_set_socket,
670 .set_io_map = pcc_set_io_map,
671 .set_mem_map = pcc_set_mem_map,
674 /*====================================================================*/
676 static struct device_driver pcc_driver = {
677 .name = "pcc",
678 .bus = &platform_bus_type,
679 .suspend = pcmcia_socket_dev_suspend,
680 .resume = pcmcia_socket_dev_resume,
683 static struct platform_device pcc_device = {
684 .name = "pcc",
685 .id = 0,
688 /*====================================================================*/
690 static int __init init_m32r_pcc(void)
692 int i, ret;
694 ret = driver_register(&pcc_driver);
695 if (ret)
696 return ret;
698 ret = platform_device_register(&pcc_device);
699 if (ret){
700 driver_unregister(&pcc_driver);
701 return ret;
704 printk(KERN_INFO "m32r PCC probe:\n");
706 pcc_sockets = 0;
708 add_pcc_socket(M32R_PCC0_BASE, PCC0_IRQ, M32R_PCC0_MAPBASE, 0x1000);
710 #ifdef CONFIG_M32RPCC_SLOT2
711 add_pcc_socket(M32R_PCC1_BASE, PCC1_IRQ, M32R_PCC1_MAPBASE, 0x2000);
712 #endif
714 if (pcc_sockets == 0) {
715 printk("socket is not found.\n");
716 platform_device_unregister(&pcc_device);
717 driver_unregister(&pcc_driver);
718 return -ENODEV;
721 /* Set up interrupt handler(s) */
723 for (i = 0 ; i < pcc_sockets ; i++) {
724 socket[i].socket.dev.parent = &pcc_device.dev;
725 socket[i].socket.ops = &pcc_operations;
726 socket[i].socket.resource_ops = &pccard_static_ops;
727 socket[i].socket.owner = THIS_MODULE;
728 socket[i].number = i;
729 ret = pcmcia_register_socket(&socket[i].socket);
730 if (!ret)
731 socket[i].flags |= IS_REGISTERED;
733 #if 0 /* driver model ordering issue */
734 class_device_create_file(&socket[i].socket.dev,
735 &class_device_attr_info);
736 class_device_create_file(&socket[i].socket.dev,
737 &class_device_attr_exca);
738 #endif
741 /* Finally, schedule a polling interrupt */
742 if (poll_interval != 0) {
743 poll_timer.function = pcc_interrupt_wrapper;
744 poll_timer.data = 0;
745 init_timer(&poll_timer);
746 poll_timer.expires = jiffies + poll_interval;
747 add_timer(&poll_timer);
750 return 0;
751 } /* init_m32r_pcc */
753 static void __exit exit_m32r_pcc(void)
755 int i;
757 for (i = 0; i < pcc_sockets; i++)
758 if (socket[i].flags & IS_REGISTERED)
759 pcmcia_unregister_socket(&socket[i].socket);
761 platform_device_unregister(&pcc_device);
762 if (poll_interval != 0)
763 del_timer_sync(&poll_timer);
765 driver_unregister(&pcc_driver);
766 } /* exit_m32r_pcc */
768 module_init(init_m32r_pcc);
769 module_exit(exit_m32r_pcc);
770 MODULE_LICENSE("Dual MPL/GPL");
771 /*====================================================================*/