2 * linux/arch/mips/tx4938/common/irq.c
4 * Common tx4938 irq handler
5 * Copyright (C) 2000-2001 Toshiba Corporation
7 * 2003-2005 (c) MontaVista Software, Inc. This file is licensed under the
8 * terms of the GNU General Public License version 2. This program is
9 * licensed "as is" without any warranty of any kind, whether express
12 * Support for TX4938 in 2.6 - Manish Lachwani (mlachwani@mvista.com)
14 #include <linux/errno.h>
15 #include <linux/init.h>
16 #include <linux/kernel_stat.h>
17 #include <linux/module.h>
18 #include <linux/signal.h>
19 #include <linux/sched.h>
20 #include <linux/types.h>
21 #include <linux/interrupt.h>
22 #include <linux/ioport.h>
23 #include <linux/timex.h>
24 #include <linux/slab.h>
25 #include <linux/random.h>
26 #include <linux/irq.h>
27 #include <asm/bitops.h>
28 #include <asm/bootinfo.h>
31 #include <asm/mipsregs.h>
32 #include <asm/system.h>
33 #include <asm/wbflush.h>
34 #include <asm/tx4938/rbtx4938.h>
36 /**********************************************************************************/
37 /* Forwad definitions for all pic's */
38 /**********************************************************************************/
40 static void tx4938_irq_cp0_enable(unsigned int irq
);
41 static void tx4938_irq_cp0_disable(unsigned int irq
);
43 static void tx4938_irq_pic_enable(unsigned int irq
);
44 static void tx4938_irq_pic_disable(unsigned int irq
);
46 /**********************************************************************************/
47 /* Kernel structs for all pic's */
48 /**********************************************************************************/
50 #define TX4938_CP0_NAME "TX4938-CP0"
51 static struct irq_chip tx4938_irq_cp0_type
= {
52 .name
= TX4938_CP0_NAME
,
53 .ack
= tx4938_irq_cp0_disable
,
54 .mask
= tx4938_irq_cp0_disable
,
55 .mask_ack
= tx4938_irq_cp0_disable
,
56 .unmask
= tx4938_irq_cp0_enable
,
59 #define TX4938_PIC_NAME "TX4938-PIC"
60 static struct irq_chip tx4938_irq_pic_type
= {
61 .name
= TX4938_PIC_NAME
,
62 .ack
= tx4938_irq_pic_disable
,
63 .mask
= tx4938_irq_pic_disable
,
64 .mask_ack
= tx4938_irq_pic_disable
,
65 .unmask
= tx4938_irq_pic_enable
,
68 static struct irqaction tx4938_irq_pic_action
= {
71 .mask
= CPU_MASK_NONE
,
72 .name
= TX4938_PIC_NAME
75 /**********************************************************************************/
76 /* Functions for cp0 */
77 /**********************************************************************************/
79 #define tx4938_irq_cp0_mask(irq) ( 1 << ( irq-TX4938_IRQ_CP0_BEG+8 ) )
82 tx4938_irq_cp0_init(void)
86 for (i
= TX4938_IRQ_CP0_BEG
; i
<= TX4938_IRQ_CP0_END
; i
++)
87 set_irq_chip_and_handler(i
, &tx4938_irq_cp0_type
,
92 tx4938_irq_cp0_enable(unsigned int irq
)
94 set_c0_status(tx4938_irq_cp0_mask(irq
));
98 tx4938_irq_cp0_disable(unsigned int irq
)
100 clear_c0_status(tx4938_irq_cp0_mask(irq
));
103 /**********************************************************************************/
104 /* Functions for pic */
105 /**********************************************************************************/
108 tx4938_irq_pic_addr(int irq
)
110 /* MVMCP -- need to formulize this */
111 irq
-= TX4938_IRQ_PIC_BEG
;
118 return (TX4938_MKA(TX4938_IRC_IRLVL0
));
124 return (TX4938_MKA(TX4938_IRC_IRLVL1
));
130 return (TX4938_MKA(TX4938_IRC_IRLVL2
));
136 return (TX4938_MKA(TX4938_IRC_IRLVL3
));
142 return (TX4938_MKA(TX4938_IRC_IRLVL4
));
148 return (TX4938_MKA(TX4938_IRC_IRLVL5
));
154 return (TX4938_MKA(TX4938_IRC_IRLVL6
));
160 return (TX4938_MKA(TX4938_IRC_IRLVL7
));
168 tx4938_irq_pic_mask(int irq
)
170 /* MVMCP -- need to formulize this */
171 irq
-= TX4938_IRQ_PIC_BEG
;
219 tx4938_irq_pic_modify(unsigned pic_reg
, unsigned clr_bits
, unsigned set_bits
)
221 unsigned long val
= 0;
223 val
= TX4938_RD(pic_reg
);
226 TX4938_WR(pic_reg
, val
);
232 tx4938_irq_pic_init(void)
236 for (i
= TX4938_IRQ_PIC_BEG
; i
<= TX4938_IRQ_PIC_END
; i
++)
237 set_irq_chip_and_handler(i
, &tx4938_irq_pic_type
,
240 setup_irq(TX4938_IRQ_NEST_PIC_ON_CP0
, &tx4938_irq_pic_action
);
242 TX4938_WR(0xff1ff640, 0x6); /* irq level mask -- only accept hightest */
243 TX4938_WR(0xff1ff600, TX4938_RD(0xff1ff600) | 0x1); /* irq enable */
247 tx4938_irq_pic_enable(unsigned int irq
)
249 tx4938_irq_pic_modify(tx4938_irq_pic_addr(irq
), 0,
250 tx4938_irq_pic_mask(irq
));
254 tx4938_irq_pic_disable(unsigned int irq
)
256 tx4938_irq_pic_modify(tx4938_irq_pic_addr(irq
),
257 tx4938_irq_pic_mask(irq
), 0);
260 /**********************************************************************************/
261 /* Main init functions */
262 /**********************************************************************************/
265 tx4938_irq_init(void)
267 tx4938_irq_cp0_init();
268 tx4938_irq_pic_init();
272 tx4938_irq_nested(void)
277 level2
= TX4938_RD(0xff1ff6a0);
278 if ((level2
& 0x10000) == 0) {
280 sw_irq
= TX4938_IRQ_PIC_BEG
+ level2
;
283 extern int toshiba_rbtx4938_irq_nested(int sw_irq
);
284 sw_irq
= toshiba_rbtx4938_irq_nested(sw_irq
);
293 asmlinkage
void plat_irq_dispatch(void)
295 unsigned int pending
= read_c0_cause() & read_c0_status();
297 if (pending
& STATUSF_IP7
)
298 do_IRQ(TX4938_IRQ_CPU_TIMER
);
299 else if (pending
& STATUSF_IP2
) {
300 int irq
= tx4938_irq_nested();
304 spurious_interrupt();
305 } else if (pending
& STATUSF_IP1
)
306 do_IRQ(TX4938_IRQ_USER1
);
307 else if (pending
& STATUSF_IP0
)
308 do_IRQ(TX4938_IRQ_USER0
);