2 * Procedures for creating, accessing and interpreting the device tree.
4 * Paul Mackerras August 1996.
5 * Copyright (C) 1996-2005 Paul Mackerras.
7 * Adapted for 64bit PowerPC by Dave Engebretsen and Peter Bergner.
8 * {engebret|bergner}@us.ibm.com
10 * Adapted for sparc64 by David S. Miller davem@davemloft.net
12 * This program is free software; you can redistribute it and/or
13 * modify it under the terms of the GNU General Public License
14 * as published by the Free Software Foundation; either version
15 * 2 of the License, or (at your option) any later version.
18 #include <linux/kernel.h>
19 #include <linux/types.h>
20 #include <linux/string.h>
22 #include <linux/bootmem.h>
23 #include <linux/module.h>
26 #include <asm/of_device.h>
27 #include <asm/oplib.h>
33 static struct device_node
*allnodes
;
35 /* use when traversing tree through the allnext, child, sibling,
36 * or parent members of struct device_node.
38 static DEFINE_RWLOCK(devtree_lock
);
40 int of_device_is_compatible(const struct device_node
*device
,
46 cp
= of_get_property(device
, "compatible", &cplen
);
50 if (strncmp(cp
, compat
, strlen(compat
)) == 0)
59 EXPORT_SYMBOL(of_device_is_compatible
);
61 struct device_node
*of_get_parent(const struct device_node
*node
)
63 struct device_node
*np
;
72 EXPORT_SYMBOL(of_get_parent
);
74 struct device_node
*of_get_next_child(const struct device_node
*node
,
75 struct device_node
*prev
)
77 struct device_node
*next
;
79 next
= prev
? prev
->sibling
: node
->child
;
80 for (; next
!= 0; next
= next
->sibling
) {
86 EXPORT_SYMBOL(of_get_next_child
);
88 struct device_node
*of_find_node_by_path(const char *path
)
90 struct device_node
*np
= allnodes
;
92 for (; np
!= 0; np
= np
->allnext
) {
93 if (np
->full_name
!= 0 && strcmp(np
->full_name
, path
) == 0)
99 EXPORT_SYMBOL(of_find_node_by_path
);
101 struct device_node
*of_find_node_by_phandle(phandle handle
)
103 struct device_node
*np
;
105 for (np
= allnodes
; np
!= 0; np
= np
->allnext
)
106 if (np
->node
== handle
)
111 EXPORT_SYMBOL(of_find_node_by_phandle
);
113 struct device_node
*of_find_node_by_name(struct device_node
*from
,
116 struct device_node
*np
;
118 np
= from
? from
->allnext
: allnodes
;
119 for (; np
!= NULL
; np
= np
->allnext
)
120 if (np
->name
!= NULL
&& strcmp(np
->name
, name
) == 0)
125 EXPORT_SYMBOL(of_find_node_by_name
);
127 struct device_node
*of_find_node_by_type(struct device_node
*from
,
130 struct device_node
*np
;
132 np
= from
? from
->allnext
: allnodes
;
133 for (; np
!= 0; np
= np
->allnext
)
134 if (np
->type
!= 0 && strcmp(np
->type
, type
) == 0)
139 EXPORT_SYMBOL(of_find_node_by_type
);
141 struct device_node
*of_find_compatible_node(struct device_node
*from
,
142 const char *type
, const char *compatible
)
144 struct device_node
*np
;
146 np
= from
? from
->allnext
: allnodes
;
147 for (; np
!= 0; np
= np
->allnext
) {
149 && !(np
->type
!= 0 && strcmp(np
->type
, type
) == 0))
151 if (of_device_is_compatible(np
, compatible
))
157 EXPORT_SYMBOL(of_find_compatible_node
);
159 struct property
*of_find_property(const struct device_node
*np
,
165 for (pp
= np
->properties
; pp
!= 0; pp
= pp
->next
) {
166 if (strcasecmp(pp
->name
, name
) == 0) {
174 EXPORT_SYMBOL(of_find_property
);
177 * Find a property with a given name for a given node
178 * and return the value.
180 const void *of_get_property(const struct device_node
*np
, const char *name
,
183 struct property
*pp
= of_find_property(np
,name
,lenp
);
184 return pp
? pp
->value
: NULL
;
186 EXPORT_SYMBOL(of_get_property
);
188 int of_getintprop_default(struct device_node
*np
, const char *name
, int def
)
190 struct property
*prop
;
193 prop
= of_find_property(np
, name
, &len
);
194 if (!prop
|| len
!= 4)
197 return *(int *) prop
->value
;
199 EXPORT_SYMBOL(of_getintprop_default
);
201 int of_n_addr_cells(struct device_node
*np
)
207 ip
= of_get_property(np
, "#address-cells", NULL
);
210 } while (np
->parent
);
211 /* No #address-cells property for the root node, default to 2 */
214 EXPORT_SYMBOL(of_n_addr_cells
);
216 int of_n_size_cells(struct device_node
*np
)
222 ip
= of_get_property(np
, "#size-cells", NULL
);
225 } while (np
->parent
);
226 /* No #size-cells property for the root node, default to 1 */
229 EXPORT_SYMBOL(of_n_size_cells
);
231 int of_set_property(struct device_node
*dp
, const char *name
, void *val
, int len
)
233 struct property
**prevp
;
237 new_val
= kmalloc(len
, GFP_KERNEL
);
241 memcpy(new_val
, val
, len
);
245 write_lock(&devtree_lock
);
246 prevp
= &dp
->properties
;
248 struct property
*prop
= *prevp
;
250 if (!strcasecmp(prop
->name
, name
)) {
251 void *old_val
= prop
->value
;
254 ret
= prom_setprop(dp
->node
, name
, val
, len
);
257 prop
->value
= new_val
;
260 if (OF_IS_DYNAMIC(prop
))
263 OF_MARK_DYNAMIC(prop
);
269 prevp
= &(*prevp
)->next
;
271 write_unlock(&devtree_lock
);
273 /* XXX Upate procfs if necessary... */
277 EXPORT_SYMBOL(of_set_property
);
279 static unsigned int prom_early_allocated
;
281 static void * __init
prom_early_alloc(unsigned long size
)
285 ret
= __alloc_bootmem(size
, SMP_CACHE_BYTES
, 0UL);
287 memset(ret
, 0, size
);
289 prom_early_allocated
+= size
;
295 /* PSYCHO interrupt mapping support. */
296 #define PSYCHO_IMAP_A_SLOT0 0x0c00UL
297 #define PSYCHO_IMAP_B_SLOT0 0x0c20UL
298 static unsigned long psycho_pcislot_imap_offset(unsigned long ino
)
300 unsigned int bus
= (ino
& 0x10) >> 4;
301 unsigned int slot
= (ino
& 0x0c) >> 2;
304 return PSYCHO_IMAP_A_SLOT0
+ (slot
* 8);
306 return PSYCHO_IMAP_B_SLOT0
+ (slot
* 8);
309 #define PSYCHO_IMAP_SCSI 0x1000UL
310 #define PSYCHO_IMAP_ETH 0x1008UL
311 #define PSYCHO_IMAP_BPP 0x1010UL
312 #define PSYCHO_IMAP_AU_REC 0x1018UL
313 #define PSYCHO_IMAP_AU_PLAY 0x1020UL
314 #define PSYCHO_IMAP_PFAIL 0x1028UL
315 #define PSYCHO_IMAP_KMS 0x1030UL
316 #define PSYCHO_IMAP_FLPY 0x1038UL
317 #define PSYCHO_IMAP_SHW 0x1040UL
318 #define PSYCHO_IMAP_KBD 0x1048UL
319 #define PSYCHO_IMAP_MS 0x1050UL
320 #define PSYCHO_IMAP_SER 0x1058UL
321 #define PSYCHO_IMAP_TIM0 0x1060UL
322 #define PSYCHO_IMAP_TIM1 0x1068UL
323 #define PSYCHO_IMAP_UE 0x1070UL
324 #define PSYCHO_IMAP_CE 0x1078UL
325 #define PSYCHO_IMAP_A_ERR 0x1080UL
326 #define PSYCHO_IMAP_B_ERR 0x1088UL
327 #define PSYCHO_IMAP_PMGMT 0x1090UL
328 #define PSYCHO_IMAP_GFX 0x1098UL
329 #define PSYCHO_IMAP_EUPA 0x10a0UL
331 static unsigned long __psycho_onboard_imap_off
[] = {
332 /*0x20*/ PSYCHO_IMAP_SCSI
,
333 /*0x21*/ PSYCHO_IMAP_ETH
,
334 /*0x22*/ PSYCHO_IMAP_BPP
,
335 /*0x23*/ PSYCHO_IMAP_AU_REC
,
336 /*0x24*/ PSYCHO_IMAP_AU_PLAY
,
337 /*0x25*/ PSYCHO_IMAP_PFAIL
,
338 /*0x26*/ PSYCHO_IMAP_KMS
,
339 /*0x27*/ PSYCHO_IMAP_FLPY
,
340 /*0x28*/ PSYCHO_IMAP_SHW
,
341 /*0x29*/ PSYCHO_IMAP_KBD
,
342 /*0x2a*/ PSYCHO_IMAP_MS
,
343 /*0x2b*/ PSYCHO_IMAP_SER
,
344 /*0x2c*/ PSYCHO_IMAP_TIM0
,
345 /*0x2d*/ PSYCHO_IMAP_TIM1
,
346 /*0x2e*/ PSYCHO_IMAP_UE
,
347 /*0x2f*/ PSYCHO_IMAP_CE
,
348 /*0x30*/ PSYCHO_IMAP_A_ERR
,
349 /*0x31*/ PSYCHO_IMAP_B_ERR
,
350 /*0x32*/ PSYCHO_IMAP_PMGMT
,
351 /*0x33*/ PSYCHO_IMAP_GFX
,
352 /*0x34*/ PSYCHO_IMAP_EUPA
,
354 #define PSYCHO_ONBOARD_IRQ_BASE 0x20
355 #define PSYCHO_ONBOARD_IRQ_LAST 0x34
356 #define psycho_onboard_imap_offset(__ino) \
357 __psycho_onboard_imap_off[(__ino) - PSYCHO_ONBOARD_IRQ_BASE]
359 #define PSYCHO_ICLR_A_SLOT0 0x1400UL
360 #define PSYCHO_ICLR_SCSI 0x1800UL
362 #define psycho_iclr_offset(ino) \
363 ((ino & 0x20) ? (PSYCHO_ICLR_SCSI + (((ino) & 0x1f) << 3)) : \
364 (PSYCHO_ICLR_A_SLOT0 + (((ino) & 0x1f)<<3)))
366 static unsigned int psycho_irq_build(struct device_node
*dp
,
370 unsigned long controller_regs
= (unsigned long) _data
;
371 unsigned long imap
, iclr
;
372 unsigned long imap_off
, iclr_off
;
376 if (ino
< PSYCHO_ONBOARD_IRQ_BASE
) {
378 imap_off
= psycho_pcislot_imap_offset(ino
);
381 if (ino
> PSYCHO_ONBOARD_IRQ_LAST
) {
382 prom_printf("psycho_irq_build: Wacky INO [%x]\n", ino
);
385 imap_off
= psycho_onboard_imap_offset(ino
);
388 /* Now build the IRQ bucket. */
389 imap
= controller_regs
+ imap_off
;
391 iclr_off
= psycho_iclr_offset(ino
);
392 iclr
= controller_regs
+ iclr_off
;
394 if ((ino
& 0x20) == 0)
395 inofixup
= ino
& 0x03;
397 return build_irq(inofixup
, iclr
, imap
);
400 static void __init
psycho_irq_trans_init(struct device_node
*dp
)
402 const struct linux_prom64_registers
*regs
;
404 dp
->irq_trans
= prom_early_alloc(sizeof(struct of_irq_controller
));
405 dp
->irq_trans
->irq_build
= psycho_irq_build
;
407 regs
= of_get_property(dp
, "reg", NULL
);
408 dp
->irq_trans
->data
= (void *) regs
[2].phys_addr
;
411 #define sabre_read(__reg) \
413 __asm__ __volatile__("ldxa [%1] %2, %0" \
415 : "r" (__reg), "i" (ASI_PHYS_BYPASS_EC_E) \
420 struct sabre_irq_data
{
421 unsigned long controller_regs
;
422 unsigned int pci_first_busno
;
424 #define SABRE_CONFIGSPACE 0x001000000UL
425 #define SABRE_WRSYNC 0x1c20UL
427 #define SABRE_CONFIG_BASE(CONFIG_SPACE) \
428 (CONFIG_SPACE | (1UL << 24))
429 #define SABRE_CONFIG_ENCODE(BUS, DEVFN, REG) \
430 (((unsigned long)(BUS) << 16) | \
431 ((unsigned long)(DEVFN) << 8) | \
432 ((unsigned long)(REG)))
434 /* When a device lives behind a bridge deeper in the PCI bus topology
435 * than APB, a special sequence must run to make sure all pending DMA
436 * transfers at the time of IRQ delivery are visible in the coherency
437 * domain by the cpu. This sequence is to perform a read on the far
438 * side of the non-APB bridge, then perform a read of Sabre's DMA
439 * write-sync register.
441 static void sabre_wsync_handler(unsigned int ino
, void *_arg1
, void *_arg2
)
443 unsigned int phys_hi
= (unsigned int) (unsigned long) _arg1
;
444 struct sabre_irq_data
*irq_data
= _arg2
;
445 unsigned long controller_regs
= irq_data
->controller_regs
;
446 unsigned long sync_reg
= controller_regs
+ SABRE_WRSYNC
;
447 unsigned long config_space
= controller_regs
+ SABRE_CONFIGSPACE
;
448 unsigned int bus
, devfn
;
451 config_space
= SABRE_CONFIG_BASE(config_space
);
453 bus
= (phys_hi
>> 16) & 0xff;
454 devfn
= (phys_hi
>> 8) & 0xff;
456 config_space
|= SABRE_CONFIG_ENCODE(bus
, devfn
, 0x00);
458 __asm__
__volatile__("membar #Sync\n\t"
459 "lduha [%1] %2, %0\n\t"
462 : "r" ((u16
*) config_space
),
463 "i" (ASI_PHYS_BYPASS_EC_E_L
)
466 sabre_read(sync_reg
);
469 #define SABRE_IMAP_A_SLOT0 0x0c00UL
470 #define SABRE_IMAP_B_SLOT0 0x0c20UL
471 #define SABRE_IMAP_SCSI 0x1000UL
472 #define SABRE_IMAP_ETH 0x1008UL
473 #define SABRE_IMAP_BPP 0x1010UL
474 #define SABRE_IMAP_AU_REC 0x1018UL
475 #define SABRE_IMAP_AU_PLAY 0x1020UL
476 #define SABRE_IMAP_PFAIL 0x1028UL
477 #define SABRE_IMAP_KMS 0x1030UL
478 #define SABRE_IMAP_FLPY 0x1038UL
479 #define SABRE_IMAP_SHW 0x1040UL
480 #define SABRE_IMAP_KBD 0x1048UL
481 #define SABRE_IMAP_MS 0x1050UL
482 #define SABRE_IMAP_SER 0x1058UL
483 #define SABRE_IMAP_UE 0x1070UL
484 #define SABRE_IMAP_CE 0x1078UL
485 #define SABRE_IMAP_PCIERR 0x1080UL
486 #define SABRE_IMAP_GFX 0x1098UL
487 #define SABRE_IMAP_EUPA 0x10a0UL
488 #define SABRE_ICLR_A_SLOT0 0x1400UL
489 #define SABRE_ICLR_B_SLOT0 0x1480UL
490 #define SABRE_ICLR_SCSI 0x1800UL
491 #define SABRE_ICLR_ETH 0x1808UL
492 #define SABRE_ICLR_BPP 0x1810UL
493 #define SABRE_ICLR_AU_REC 0x1818UL
494 #define SABRE_ICLR_AU_PLAY 0x1820UL
495 #define SABRE_ICLR_PFAIL 0x1828UL
496 #define SABRE_ICLR_KMS 0x1830UL
497 #define SABRE_ICLR_FLPY 0x1838UL
498 #define SABRE_ICLR_SHW 0x1840UL
499 #define SABRE_ICLR_KBD 0x1848UL
500 #define SABRE_ICLR_MS 0x1850UL
501 #define SABRE_ICLR_SER 0x1858UL
502 #define SABRE_ICLR_UE 0x1870UL
503 #define SABRE_ICLR_CE 0x1878UL
504 #define SABRE_ICLR_PCIERR 0x1880UL
506 static unsigned long sabre_pcislot_imap_offset(unsigned long ino
)
508 unsigned int bus
= (ino
& 0x10) >> 4;
509 unsigned int slot
= (ino
& 0x0c) >> 2;
512 return SABRE_IMAP_A_SLOT0
+ (slot
* 8);
514 return SABRE_IMAP_B_SLOT0
+ (slot
* 8);
517 static unsigned long __sabre_onboard_imap_off
[] = {
518 /*0x20*/ SABRE_IMAP_SCSI
,
519 /*0x21*/ SABRE_IMAP_ETH
,
520 /*0x22*/ SABRE_IMAP_BPP
,
521 /*0x23*/ SABRE_IMAP_AU_REC
,
522 /*0x24*/ SABRE_IMAP_AU_PLAY
,
523 /*0x25*/ SABRE_IMAP_PFAIL
,
524 /*0x26*/ SABRE_IMAP_KMS
,
525 /*0x27*/ SABRE_IMAP_FLPY
,
526 /*0x28*/ SABRE_IMAP_SHW
,
527 /*0x29*/ SABRE_IMAP_KBD
,
528 /*0x2a*/ SABRE_IMAP_MS
,
529 /*0x2b*/ SABRE_IMAP_SER
,
530 /*0x2c*/ 0 /* reserved */,
531 /*0x2d*/ 0 /* reserved */,
532 /*0x2e*/ SABRE_IMAP_UE
,
533 /*0x2f*/ SABRE_IMAP_CE
,
534 /*0x30*/ SABRE_IMAP_PCIERR
,
535 /*0x31*/ 0 /* reserved */,
536 /*0x32*/ 0 /* reserved */,
537 /*0x33*/ SABRE_IMAP_GFX
,
538 /*0x34*/ SABRE_IMAP_EUPA
,
540 #define SABRE_ONBOARD_IRQ_BASE 0x20
541 #define SABRE_ONBOARD_IRQ_LAST 0x30
542 #define sabre_onboard_imap_offset(__ino) \
543 __sabre_onboard_imap_off[(__ino) - SABRE_ONBOARD_IRQ_BASE]
545 #define sabre_iclr_offset(ino) \
546 ((ino & 0x20) ? (SABRE_ICLR_SCSI + (((ino) & 0x1f) << 3)) : \
547 (SABRE_ICLR_A_SLOT0 + (((ino) & 0x1f)<<3)))
549 static int sabre_device_needs_wsync(struct device_node
*dp
)
551 struct device_node
*parent
= dp
->parent
;
552 const char *parent_model
, *parent_compat
;
554 /* This traversal up towards the root is meant to
557 * 1) non-PCI bus sitting under PCI, such as 'ebus'
558 * 2) the PCI controller interrupts themselves, which
559 * will use the sabre_irq_build but do not need
560 * the DMA synchronization handling
563 if (!strcmp(parent
->type
, "pci"))
565 parent
= parent
->parent
;
571 parent_model
= of_get_property(parent
,
574 (!strcmp(parent_model
, "SUNW,sabre") ||
575 !strcmp(parent_model
, "SUNW,simba")))
578 parent_compat
= of_get_property(parent
,
581 (!strcmp(parent_compat
, "pci108e,a000") ||
582 !strcmp(parent_compat
, "pci108e,a001")))
588 static unsigned int sabre_irq_build(struct device_node
*dp
,
592 struct sabre_irq_data
*irq_data
= _data
;
593 unsigned long controller_regs
= irq_data
->controller_regs
;
594 const struct linux_prom_pci_registers
*regs
;
595 unsigned long imap
, iclr
;
596 unsigned long imap_off
, iclr_off
;
601 if (ino
< SABRE_ONBOARD_IRQ_BASE
) {
603 imap_off
= sabre_pcislot_imap_offset(ino
);
606 if (ino
> SABRE_ONBOARD_IRQ_LAST
) {
607 prom_printf("sabre_irq_build: Wacky INO [%x]\n", ino
);
610 imap_off
= sabre_onboard_imap_offset(ino
);
613 /* Now build the IRQ bucket. */
614 imap
= controller_regs
+ imap_off
;
616 iclr_off
= sabre_iclr_offset(ino
);
617 iclr
= controller_regs
+ iclr_off
;
619 if ((ino
& 0x20) == 0)
620 inofixup
= ino
& 0x03;
622 virt_irq
= build_irq(inofixup
, iclr
, imap
);
624 /* If the parent device is a PCI<->PCI bridge other than
625 * APB, we have to install a pre-handler to ensure that
626 * all pending DMA is drained before the interrupt handler
629 regs
= of_get_property(dp
, "reg", NULL
);
630 if (regs
&& sabre_device_needs_wsync(dp
)) {
631 irq_install_pre_handler(virt_irq
,
633 (void *) (long) regs
->phys_hi
,
640 static void __init
sabre_irq_trans_init(struct device_node
*dp
)
642 const struct linux_prom64_registers
*regs
;
643 struct sabre_irq_data
*irq_data
;
646 dp
->irq_trans
= prom_early_alloc(sizeof(struct of_irq_controller
));
647 dp
->irq_trans
->irq_build
= sabre_irq_build
;
649 irq_data
= prom_early_alloc(sizeof(struct sabre_irq_data
));
651 regs
= of_get_property(dp
, "reg", NULL
);
652 irq_data
->controller_regs
= regs
[0].phys_addr
;
654 busrange
= of_get_property(dp
, "bus-range", NULL
);
655 irq_data
->pci_first_busno
= busrange
[0];
657 dp
->irq_trans
->data
= irq_data
;
660 /* SCHIZO interrupt mapping support. Unlike Psycho, for this controller the
661 * imap/iclr registers are per-PBM.
663 #define SCHIZO_IMAP_BASE 0x1000UL
664 #define SCHIZO_ICLR_BASE 0x1400UL
666 static unsigned long schizo_imap_offset(unsigned long ino
)
668 return SCHIZO_IMAP_BASE
+ (ino
* 8UL);
671 static unsigned long schizo_iclr_offset(unsigned long ino
)
673 return SCHIZO_ICLR_BASE
+ (ino
* 8UL);
676 static unsigned long schizo_ino_to_iclr(unsigned long pbm_regs
,
680 return pbm_regs
+ schizo_iclr_offset(ino
);
683 static unsigned long schizo_ino_to_imap(unsigned long pbm_regs
,
686 return pbm_regs
+ schizo_imap_offset(ino
);
689 #define schizo_read(__reg) \
691 __asm__ __volatile__("ldxa [%1] %2, %0" \
693 : "r" (__reg), "i" (ASI_PHYS_BYPASS_EC_E) \
697 #define schizo_write(__reg, __val) \
698 __asm__ __volatile__("stxa %0, [%1] %2" \
700 : "r" (__val), "r" (__reg), \
701 "i" (ASI_PHYS_BYPASS_EC_E) \
704 static void tomatillo_wsync_handler(unsigned int ino
, void *_arg1
, void *_arg2
)
706 unsigned long sync_reg
= (unsigned long) _arg2
;
707 u64 mask
= 1UL << (ino
& IMAP_INO
);
711 schizo_write(sync_reg
, mask
);
716 val
= schizo_read(sync_reg
);
721 printk("tomatillo_wsync_handler: DMA won't sync [%lx:%lx]\n",
726 static unsigned char cacheline
[64]
727 __attribute__ ((aligned (64)));
729 __asm__
__volatile__("rd %%fprs, %0\n\t"
731 "wr %1, 0x0, %%fprs\n\t"
732 "stda %%f0, [%5] %6\n\t"
733 "wr %0, 0x0, %%fprs\n\t"
735 : "=&r" (mask
), "=&r" (val
)
736 : "0" (mask
), "1" (val
),
737 "i" (FPRS_FEF
), "r" (&cacheline
[0]),
738 "i" (ASI_BLK_COMMIT_P
));
742 struct schizo_irq_data
{
743 unsigned long pbm_regs
;
744 unsigned long sync_reg
;
749 static unsigned int schizo_irq_build(struct device_node
*dp
,
753 struct schizo_irq_data
*irq_data
= _data
;
754 unsigned long pbm_regs
= irq_data
->pbm_regs
;
755 unsigned long imap
, iclr
;
762 /* Now build the IRQ bucket. */
763 imap
= schizo_ino_to_imap(pbm_regs
, ino
);
764 iclr
= schizo_ino_to_iclr(pbm_regs
, ino
);
766 /* On Schizo, no inofixup occurs. This is because each
767 * INO has it's own IMAP register. On Psycho and Sabre
768 * there is only one IMAP register for each PCI slot even
769 * though four different INOs can be generated by each
772 * But, for JBUS variants (essentially, Tomatillo), we have
773 * to fixup the lowest bit of the interrupt group number.
777 is_tomatillo
= (irq_data
->sync_reg
!= 0UL);
780 if (irq_data
->portid
& 1)
781 ign_fixup
= (1 << 6);
784 virt_irq
= build_irq(ign_fixup
, iclr
, imap
);
787 irq_install_pre_handler(virt_irq
,
788 tomatillo_wsync_handler
,
789 ((irq_data
->chip_version
<= 4) ?
790 (void *) 1 : (void *) 0),
791 (void *) irq_data
->sync_reg
);
797 static void __init
__schizo_irq_trans_init(struct device_node
*dp
,
800 const struct linux_prom64_registers
*regs
;
801 struct schizo_irq_data
*irq_data
;
803 dp
->irq_trans
= prom_early_alloc(sizeof(struct of_irq_controller
));
804 dp
->irq_trans
->irq_build
= schizo_irq_build
;
806 irq_data
= prom_early_alloc(sizeof(struct schizo_irq_data
));
808 regs
= of_get_property(dp
, "reg", NULL
);
809 dp
->irq_trans
->data
= irq_data
;
811 irq_data
->pbm_regs
= regs
[0].phys_addr
;
813 irq_data
->sync_reg
= regs
[3].phys_addr
+ 0x1a18UL
;
815 irq_data
->sync_reg
= 0UL;
816 irq_data
->portid
= of_getintprop_default(dp
, "portid", 0);
817 irq_data
->chip_version
= of_getintprop_default(dp
, "version#", 0);
820 static void __init
schizo_irq_trans_init(struct device_node
*dp
)
822 __schizo_irq_trans_init(dp
, 0);
825 static void __init
tomatillo_irq_trans_init(struct device_node
*dp
)
827 __schizo_irq_trans_init(dp
, 1);
830 static unsigned int pci_sun4v_irq_build(struct device_node
*dp
,
834 u32 devhandle
= (u32
) (unsigned long) _data
;
836 return sun4v_build_irq(devhandle
, devino
);
839 static void __init
pci_sun4v_irq_trans_init(struct device_node
*dp
)
841 const struct linux_prom64_registers
*regs
;
843 dp
->irq_trans
= prom_early_alloc(sizeof(struct of_irq_controller
));
844 dp
->irq_trans
->irq_build
= pci_sun4v_irq_build
;
846 regs
= of_get_property(dp
, "reg", NULL
);
847 dp
->irq_trans
->data
= (void *) (unsigned long)
848 ((regs
->phys_addr
>> 32UL) & 0x0fffffff);
851 struct fire_irq_data
{
852 unsigned long pbm_regs
;
856 #define FIRE_IMAP_BASE 0x001000
857 #define FIRE_ICLR_BASE 0x001400
859 static unsigned long fire_imap_offset(unsigned long ino
)
861 return FIRE_IMAP_BASE
+ (ino
* 8UL);
864 static unsigned long fire_iclr_offset(unsigned long ino
)
866 return FIRE_ICLR_BASE
+ (ino
* 8UL);
869 static unsigned long fire_ino_to_iclr(unsigned long pbm_regs
,
872 return pbm_regs
+ fire_iclr_offset(ino
);
875 static unsigned long fire_ino_to_imap(unsigned long pbm_regs
,
878 return pbm_regs
+ fire_imap_offset(ino
);
881 static unsigned int fire_irq_build(struct device_node
*dp
,
885 struct fire_irq_data
*irq_data
= _data
;
886 unsigned long pbm_regs
= irq_data
->pbm_regs
;
887 unsigned long imap
, iclr
;
888 unsigned long int_ctrlr
;
892 /* Now build the IRQ bucket. */
893 imap
= fire_ino_to_imap(pbm_regs
, ino
);
894 iclr
= fire_ino_to_iclr(pbm_regs
, ino
);
896 /* Set the interrupt controller number. */
898 upa_writeq(int_ctrlr
, imap
);
900 /* The interrupt map registers do not have an INO field
901 * like other chips do. They return zero in the INO
902 * field, and the interrupt controller number is controlled
903 * in bits 6 to 9. So in order for build_irq() to get
904 * the INO right we pass it in as part of the fixup
905 * which will get added to the map register zero value
906 * read by build_irq().
908 ino
|= (irq_data
->portid
<< 6);
910 return build_irq(ino
, iclr
, imap
);
913 static void __init
fire_irq_trans_init(struct device_node
*dp
)
915 const struct linux_prom64_registers
*regs
;
916 struct fire_irq_data
*irq_data
;
918 dp
->irq_trans
= prom_early_alloc(sizeof(struct of_irq_controller
));
919 dp
->irq_trans
->irq_build
= fire_irq_build
;
921 irq_data
= prom_early_alloc(sizeof(struct fire_irq_data
));
923 regs
= of_get_property(dp
, "reg", NULL
);
924 dp
->irq_trans
->data
= irq_data
;
926 irq_data
->pbm_regs
= regs
[0].phys_addr
;
927 irq_data
->portid
= of_getintprop_default(dp
, "portid", 0);
929 #endif /* CONFIG_PCI */
932 /* INO number to IMAP register offset for SYSIO external IRQ's.
933 * This should conform to both Sunfire/Wildfire server and Fusion
936 #define SYSIO_IMAP_SLOT0 0x2c00UL
937 #define SYSIO_IMAP_SLOT1 0x2c08UL
938 #define SYSIO_IMAP_SLOT2 0x2c10UL
939 #define SYSIO_IMAP_SLOT3 0x2c18UL
940 #define SYSIO_IMAP_SCSI 0x3000UL
941 #define SYSIO_IMAP_ETH 0x3008UL
942 #define SYSIO_IMAP_BPP 0x3010UL
943 #define SYSIO_IMAP_AUDIO 0x3018UL
944 #define SYSIO_IMAP_PFAIL 0x3020UL
945 #define SYSIO_IMAP_KMS 0x3028UL
946 #define SYSIO_IMAP_FLPY 0x3030UL
947 #define SYSIO_IMAP_SHW 0x3038UL
948 #define SYSIO_IMAP_KBD 0x3040UL
949 #define SYSIO_IMAP_MS 0x3048UL
950 #define SYSIO_IMAP_SER 0x3050UL
951 #define SYSIO_IMAP_TIM0 0x3060UL
952 #define SYSIO_IMAP_TIM1 0x3068UL
953 #define SYSIO_IMAP_UE 0x3070UL
954 #define SYSIO_IMAP_CE 0x3078UL
955 #define SYSIO_IMAP_SBERR 0x3080UL
956 #define SYSIO_IMAP_PMGMT 0x3088UL
957 #define SYSIO_IMAP_GFX 0x3090UL
958 #define SYSIO_IMAP_EUPA 0x3098UL
960 #define bogon ((unsigned long) -1)
961 static unsigned long sysio_irq_offsets
[] = {
962 /* SBUS Slot 0 --> 3, level 1 --> 7 */
963 SYSIO_IMAP_SLOT0
, SYSIO_IMAP_SLOT0
, SYSIO_IMAP_SLOT0
, SYSIO_IMAP_SLOT0
,
964 SYSIO_IMAP_SLOT0
, SYSIO_IMAP_SLOT0
, SYSIO_IMAP_SLOT0
, SYSIO_IMAP_SLOT0
,
965 SYSIO_IMAP_SLOT1
, SYSIO_IMAP_SLOT1
, SYSIO_IMAP_SLOT1
, SYSIO_IMAP_SLOT1
,
966 SYSIO_IMAP_SLOT1
, SYSIO_IMAP_SLOT1
, SYSIO_IMAP_SLOT1
, SYSIO_IMAP_SLOT1
,
967 SYSIO_IMAP_SLOT2
, SYSIO_IMAP_SLOT2
, SYSIO_IMAP_SLOT2
, SYSIO_IMAP_SLOT2
,
968 SYSIO_IMAP_SLOT2
, SYSIO_IMAP_SLOT2
, SYSIO_IMAP_SLOT2
, SYSIO_IMAP_SLOT2
,
969 SYSIO_IMAP_SLOT3
, SYSIO_IMAP_SLOT3
, SYSIO_IMAP_SLOT3
, SYSIO_IMAP_SLOT3
,
970 SYSIO_IMAP_SLOT3
, SYSIO_IMAP_SLOT3
, SYSIO_IMAP_SLOT3
, SYSIO_IMAP_SLOT3
,
972 /* Onboard devices (not relevant/used on SunFire). */
1003 #define NUM_SYSIO_OFFSETS ARRAY_SIZE(sysio_irq_offsets)
1005 /* Convert Interrupt Mapping register pointer to associated
1006 * Interrupt Clear register pointer, SYSIO specific version.
1008 #define SYSIO_ICLR_UNUSED0 0x3400UL
1009 #define SYSIO_ICLR_SLOT0 0x3408UL
1010 #define SYSIO_ICLR_SLOT1 0x3448UL
1011 #define SYSIO_ICLR_SLOT2 0x3488UL
1012 #define SYSIO_ICLR_SLOT3 0x34c8UL
1013 static unsigned long sysio_imap_to_iclr(unsigned long imap
)
1015 unsigned long diff
= SYSIO_ICLR_UNUSED0
- SYSIO_IMAP_SLOT0
;
1019 static unsigned int sbus_of_build_irq(struct device_node
*dp
,
1023 unsigned long reg_base
= (unsigned long) _data
;
1024 const struct linux_prom_registers
*regs
;
1025 unsigned long imap
, iclr
;
1031 regs
= of_get_property(dp
, "reg", NULL
);
1033 sbus_slot
= regs
->which_io
;
1036 ino
+= (sbus_slot
* 8);
1038 imap
= sysio_irq_offsets
[ino
];
1039 if (imap
== ((unsigned long)-1)) {
1040 prom_printf("get_irq_translations: Bad SYSIO INO[%x]\n",
1046 /* SYSIO inconsistency. For external SLOTS, we have to select
1047 * the right ICLR register based upon the lower SBUS irq level
1051 iclr
= sysio_imap_to_iclr(imap
);
1053 sbus_level
= ino
& 0x7;
1057 iclr
= reg_base
+ SYSIO_ICLR_SLOT0
;
1060 iclr
= reg_base
+ SYSIO_ICLR_SLOT1
;
1063 iclr
= reg_base
+ SYSIO_ICLR_SLOT2
;
1067 iclr
= reg_base
+ SYSIO_ICLR_SLOT3
;
1071 iclr
+= ((unsigned long)sbus_level
- 1UL) * 8UL;
1073 return build_irq(sbus_level
, iclr
, imap
);
1076 static void __init
sbus_irq_trans_init(struct device_node
*dp
)
1078 const struct linux_prom64_registers
*regs
;
1080 dp
->irq_trans
= prom_early_alloc(sizeof(struct of_irq_controller
));
1081 dp
->irq_trans
->irq_build
= sbus_of_build_irq
;
1083 regs
= of_get_property(dp
, "reg", NULL
);
1084 dp
->irq_trans
->data
= (void *) (unsigned long) regs
->phys_addr
;
1086 #endif /* CONFIG_SBUS */
1089 static unsigned int central_build_irq(struct device_node
*dp
,
1093 struct device_node
*central_dp
= _data
;
1094 struct of_device
*central_op
= of_find_device_by_node(central_dp
);
1095 struct resource
*res
;
1096 unsigned long imap
, iclr
;
1099 if (!strcmp(dp
->name
, "eeprom")) {
1100 res
= ¢ral_op
->resource
[5];
1101 } else if (!strcmp(dp
->name
, "zs")) {
1102 res
= ¢ral_op
->resource
[4];
1103 } else if (!strcmp(dp
->name
, "clock-board")) {
1104 res
= ¢ral_op
->resource
[3];
1109 imap
= res
->start
+ 0x00UL
;
1110 iclr
= res
->start
+ 0x10UL
;
1112 /* Set the INO state to idle, and disable. */
1113 upa_writel(0, iclr
);
1116 tmp
= upa_readl(imap
);
1118 upa_writel(tmp
, imap
);
1120 return build_irq(0, iclr
, imap
);
1123 static void __init
central_irq_trans_init(struct device_node
*dp
)
1125 dp
->irq_trans
= prom_early_alloc(sizeof(struct of_irq_controller
));
1126 dp
->irq_trans
->irq_build
= central_build_irq
;
1128 dp
->irq_trans
->data
= dp
;
1133 void (*init
)(struct device_node
*);
1137 static struct irq_trans __initdata pci_irq_trans_table
[] = {
1138 { "SUNW,sabre", sabre_irq_trans_init
},
1139 { "pci108e,a000", sabre_irq_trans_init
},
1140 { "pci108e,a001", sabre_irq_trans_init
},
1141 { "SUNW,psycho", psycho_irq_trans_init
},
1142 { "pci108e,8000", psycho_irq_trans_init
},
1143 { "SUNW,schizo", schizo_irq_trans_init
},
1144 { "pci108e,8001", schizo_irq_trans_init
},
1145 { "SUNW,schizo+", schizo_irq_trans_init
},
1146 { "pci108e,8002", schizo_irq_trans_init
},
1147 { "SUNW,tomatillo", tomatillo_irq_trans_init
},
1148 { "pci108e,a801", tomatillo_irq_trans_init
},
1149 { "SUNW,sun4v-pci", pci_sun4v_irq_trans_init
},
1150 { "pciex108e,80f0", fire_irq_trans_init
},
1154 static unsigned int sun4v_vdev_irq_build(struct device_node
*dp
,
1155 unsigned int devino
,
1158 u32 devhandle
= (u32
) (unsigned long) _data
;
1160 return sun4v_build_irq(devhandle
, devino
);
1163 static void __init
sun4v_vdev_irq_trans_init(struct device_node
*dp
)
1165 const struct linux_prom64_registers
*regs
;
1167 dp
->irq_trans
= prom_early_alloc(sizeof(struct of_irq_controller
));
1168 dp
->irq_trans
->irq_build
= sun4v_vdev_irq_build
;
1170 regs
= of_get_property(dp
, "reg", NULL
);
1171 dp
->irq_trans
->data
= (void *) (unsigned long)
1172 ((regs
->phys_addr
>> 32UL) & 0x0fffffff);
1175 static void __init
irq_trans_init(struct device_node
*dp
)
1183 model
= of_get_property(dp
, "model", NULL
);
1185 model
= of_get_property(dp
, "compatible", NULL
);
1187 for (i
= 0; i
< ARRAY_SIZE(pci_irq_trans_table
); i
++) {
1188 struct irq_trans
*t
= &pci_irq_trans_table
[i
];
1190 if (!strcmp(model
, t
->name
))
1196 if (!strcmp(dp
->name
, "sbus") ||
1197 !strcmp(dp
->name
, "sbi"))
1198 return sbus_irq_trans_init(dp
);
1200 if (!strcmp(dp
->name
, "fhc") &&
1201 !strcmp(dp
->parent
->name
, "central"))
1202 return central_irq_trans_init(dp
);
1203 if (!strcmp(dp
->name
, "virtual-devices"))
1204 return sun4v_vdev_irq_trans_init(dp
);
1207 static int is_root_node(const struct device_node
*dp
)
1212 return (dp
->parent
== NULL
);
1215 /* The following routines deal with the black magic of fully naming a
1218 * Certain well known named nodes are just the simple name string.
1220 * Actual devices have an address specifier appended to the base name
1221 * string, like this "foo@addr". The "addr" can be in any number of
1222 * formats, and the platform plus the type of the node determine the
1223 * format and how it is constructed.
1225 * For children of the ROOT node, the naming convention is fixed and
1226 * determined by whether this is a sun4u or sun4v system.
1228 * For children of other nodes, it is bus type specific. So
1229 * we walk up the tree until we discover a "device_type" property
1230 * we recognize and we go from there.
1232 * As an example, the boot device on my workstation has a full path:
1234 * /pci@1e,600000/ide@d/disk@0,0:c
1236 static void __init
sun4v_path_component(struct device_node
*dp
, char *tmp_buf
)
1238 struct linux_prom64_registers
*regs
;
1239 struct property
*rprop
;
1240 u32 high_bits
, low_bits
, type
;
1242 rprop
= of_find_property(dp
, "reg", NULL
);
1246 regs
= rprop
->value
;
1247 if (!is_root_node(dp
->parent
)) {
1248 sprintf(tmp_buf
, "%s@%x,%x",
1250 (unsigned int) (regs
->phys_addr
>> 32UL),
1251 (unsigned int) (regs
->phys_addr
& 0xffffffffUL
));
1255 type
= regs
->phys_addr
>> 60UL;
1256 high_bits
= (regs
->phys_addr
>> 32UL) & 0x0fffffffUL
;
1257 low_bits
= (regs
->phys_addr
& 0xffffffffUL
);
1259 if (type
== 0 || type
== 8) {
1260 const char *prefix
= (type
== 0) ? "m" : "i";
1263 sprintf(tmp_buf
, "%s@%s%x,%x",
1265 high_bits
, low_bits
);
1267 sprintf(tmp_buf
, "%s@%s%x",
1271 } else if (type
== 12) {
1272 sprintf(tmp_buf
, "%s@%x",
1273 dp
->name
, high_bits
);
1277 static void __init
sun4u_path_component(struct device_node
*dp
, char *tmp_buf
)
1279 struct linux_prom64_registers
*regs
;
1280 struct property
*prop
;
1282 prop
= of_find_property(dp
, "reg", NULL
);
1287 if (!is_root_node(dp
->parent
)) {
1288 sprintf(tmp_buf
, "%s@%x,%x",
1290 (unsigned int) (regs
->phys_addr
>> 32UL),
1291 (unsigned int) (regs
->phys_addr
& 0xffffffffUL
));
1295 prop
= of_find_property(dp
, "upa-portid", NULL
);
1297 prop
= of_find_property(dp
, "portid", NULL
);
1299 unsigned long mask
= 0xffffffffUL
;
1301 if (tlb_type
>= cheetah
)
1304 sprintf(tmp_buf
, "%s@%x,%x",
1306 *(u32
*)prop
->value
,
1307 (unsigned int) (regs
->phys_addr
& mask
));
1311 /* "name@slot,offset" */
1312 static void __init
sbus_path_component(struct device_node
*dp
, char *tmp_buf
)
1314 struct linux_prom_registers
*regs
;
1315 struct property
*prop
;
1317 prop
= of_find_property(dp
, "reg", NULL
);
1322 sprintf(tmp_buf
, "%s@%x,%x",
1328 /* "name@devnum[,func]" */
1329 static void __init
pci_path_component(struct device_node
*dp
, char *tmp_buf
)
1331 struct linux_prom_pci_registers
*regs
;
1332 struct property
*prop
;
1335 prop
= of_find_property(dp
, "reg", NULL
);
1340 devfn
= (regs
->phys_hi
>> 8) & 0xff;
1342 sprintf(tmp_buf
, "%s@%x,%x",
1347 sprintf(tmp_buf
, "%s@%x",
1353 /* "name@UPA_PORTID,offset" */
1354 static void __init
upa_path_component(struct device_node
*dp
, char *tmp_buf
)
1356 struct linux_prom64_registers
*regs
;
1357 struct property
*prop
;
1359 prop
= of_find_property(dp
, "reg", NULL
);
1365 prop
= of_find_property(dp
, "upa-portid", NULL
);
1369 sprintf(tmp_buf
, "%s@%x,%x",
1371 *(u32
*) prop
->value
,
1372 (unsigned int) (regs
->phys_addr
& 0xffffffffUL
));
1376 static void __init
vdev_path_component(struct device_node
*dp
, char *tmp_buf
)
1378 struct property
*prop
;
1381 prop
= of_find_property(dp
, "reg", NULL
);
1387 sprintf(tmp_buf
, "%s@%x", dp
->name
, *regs
);
1390 /* "name@addrhi,addrlo" */
1391 static void __init
ebus_path_component(struct device_node
*dp
, char *tmp_buf
)
1393 struct linux_prom64_registers
*regs
;
1394 struct property
*prop
;
1396 prop
= of_find_property(dp
, "reg", NULL
);
1402 sprintf(tmp_buf
, "%s@%x,%x",
1404 (unsigned int) (regs
->phys_addr
>> 32UL),
1405 (unsigned int) (regs
->phys_addr
& 0xffffffffUL
));
1408 /* "name@bus,addr" */
1409 static void __init
i2c_path_component(struct device_node
*dp
, char *tmp_buf
)
1411 struct property
*prop
;
1414 prop
= of_find_property(dp
, "reg", NULL
);
1420 /* This actually isn't right... should look at the #address-cells
1421 * property of the i2c bus node etc. etc.
1423 sprintf(tmp_buf
, "%s@%x,%x",
1424 dp
->name
, regs
[0], regs
[1]);
1427 /* "name@reg0[,reg1]" */
1428 static void __init
usb_path_component(struct device_node
*dp
, char *tmp_buf
)
1430 struct property
*prop
;
1433 prop
= of_find_property(dp
, "reg", NULL
);
1439 if (prop
->length
== sizeof(u32
) || regs
[1] == 1) {
1440 sprintf(tmp_buf
, "%s@%x",
1443 sprintf(tmp_buf
, "%s@%x,%x",
1444 dp
->name
, regs
[0], regs
[1]);
1448 /* "name@reg0reg1[,reg2reg3]" */
1449 static void __init
ieee1394_path_component(struct device_node
*dp
, char *tmp_buf
)
1451 struct property
*prop
;
1454 prop
= of_find_property(dp
, "reg", NULL
);
1460 if (regs
[2] || regs
[3]) {
1461 sprintf(tmp_buf
, "%s@%08x%08x,%04x%08x",
1462 dp
->name
, regs
[0], regs
[1], regs
[2], regs
[3]);
1464 sprintf(tmp_buf
, "%s@%08x%08x",
1465 dp
->name
, regs
[0], regs
[1]);
1469 static void __init
__build_path_component(struct device_node
*dp
, char *tmp_buf
)
1471 struct device_node
*parent
= dp
->parent
;
1473 if (parent
!= NULL
) {
1474 if (!strcmp(parent
->type
, "pci") ||
1475 !strcmp(parent
->type
, "pciex"))
1476 return pci_path_component(dp
, tmp_buf
);
1477 if (!strcmp(parent
->type
, "sbus"))
1478 return sbus_path_component(dp
, tmp_buf
);
1479 if (!strcmp(parent
->type
, "upa"))
1480 return upa_path_component(dp
, tmp_buf
);
1481 if (!strcmp(parent
->type
, "ebus"))
1482 return ebus_path_component(dp
, tmp_buf
);
1483 if (!strcmp(parent
->name
, "usb") ||
1484 !strcmp(parent
->name
, "hub"))
1485 return usb_path_component(dp
, tmp_buf
);
1486 if (!strcmp(parent
->type
, "i2c"))
1487 return i2c_path_component(dp
, tmp_buf
);
1488 if (!strcmp(parent
->type
, "firewire"))
1489 return ieee1394_path_component(dp
, tmp_buf
);
1490 if (!strcmp(parent
->type
, "virtual-devices"))
1491 return vdev_path_component(dp
, tmp_buf
);
1493 /* "isa" is handled with platform naming */
1496 /* Use platform naming convention. */
1497 if (tlb_type
== hypervisor
)
1498 return sun4v_path_component(dp
, tmp_buf
);
1500 return sun4u_path_component(dp
, tmp_buf
);
1503 static char * __init
build_path_component(struct device_node
*dp
)
1505 char tmp_buf
[64], *n
;
1508 __build_path_component(dp
, tmp_buf
);
1509 if (tmp_buf
[0] == '\0')
1510 strcpy(tmp_buf
, dp
->name
);
1512 n
= prom_early_alloc(strlen(tmp_buf
) + 1);
1518 static char * __init
build_full_name(struct device_node
*dp
)
1520 int len
, ourlen
, plen
;
1523 plen
= strlen(dp
->parent
->full_name
);
1524 ourlen
= strlen(dp
->path_component_name
);
1525 len
= ourlen
+ plen
+ 2;
1527 n
= prom_early_alloc(len
);
1528 strcpy(n
, dp
->parent
->full_name
);
1529 if (!is_root_node(dp
->parent
)) {
1530 strcpy(n
+ plen
, "/");
1533 strcpy(n
+ plen
, dp
->path_component_name
);
1538 static unsigned int unique_id
;
1540 static struct property
* __init
build_one_prop(phandle node
, char *prev
, char *special_name
, void *special_val
, int special_len
)
1542 static struct property
*tmp
= NULL
;
1547 memset(p
, 0, sizeof(*p
) + 32);
1550 p
= prom_early_alloc(sizeof(struct property
) + 32);
1551 p
->unique_id
= unique_id
++;
1554 p
->name
= (char *) (p
+ 1);
1556 strcpy(p
->name
, special_name
);
1557 p
->length
= special_len
;
1558 p
->value
= prom_early_alloc(special_len
);
1559 memcpy(p
->value
, special_val
, special_len
);
1562 prom_firstprop(node
, p
->name
);
1564 prom_nextprop(node
, prev
, p
->name
);
1566 if (strlen(p
->name
) == 0) {
1570 p
->length
= prom_getproplen(node
, p
->name
);
1571 if (p
->length
<= 0) {
1574 p
->value
= prom_early_alloc(p
->length
+ 1);
1575 prom_getproperty(node
, p
->name
, p
->value
, p
->length
);
1576 ((unsigned char *)p
->value
)[p
->length
] = '\0';
1582 static struct property
* __init
build_prop_list(phandle node
)
1584 struct property
*head
, *tail
;
1586 head
= tail
= build_one_prop(node
, NULL
,
1587 ".node", &node
, sizeof(node
));
1589 tail
->next
= build_one_prop(node
, NULL
, NULL
, NULL
, 0);
1592 tail
->next
= build_one_prop(node
, tail
->name
,
1600 static char * __init
get_one_property(phandle node
, const char *name
)
1602 char *buf
= "<NULL>";
1605 len
= prom_getproplen(node
, name
);
1607 buf
= prom_early_alloc(len
);
1608 prom_getproperty(node
, name
, buf
, len
);
1614 static struct device_node
* __init
create_node(phandle node
, struct device_node
*parent
)
1616 struct device_node
*dp
;
1621 dp
= prom_early_alloc(sizeof(*dp
));
1622 dp
->unique_id
= unique_id
++;
1623 dp
->parent
= parent
;
1625 kref_init(&dp
->kref
);
1627 dp
->name
= get_one_property(node
, "name");
1628 dp
->type
= get_one_property(node
, "device_type");
1631 dp
->properties
= build_prop_list(node
);
1638 static struct device_node
* __init
build_tree(struct device_node
*parent
, phandle node
, struct device_node
***nextp
)
1640 struct device_node
*ret
= NULL
, *prev_sibling
= NULL
;
1641 struct device_node
*dp
;
1644 dp
= create_node(node
, parent
);
1649 prev_sibling
->sibling
= dp
;
1656 *nextp
= &dp
->allnext
;
1658 dp
->path_component_name
= build_path_component(dp
);
1659 dp
->full_name
= build_full_name(dp
);
1661 dp
->child
= build_tree(dp
, prom_getchild(node
), nextp
);
1663 node
= prom_getsibling(node
);
1669 static const char *get_mid_prop(void)
1671 return (tlb_type
== spitfire
? "upa-portid" : "portid");
1674 struct device_node
*of_find_node_by_cpuid(int cpuid
)
1676 struct device_node
*dp
;
1677 const char *mid_prop
= get_mid_prop();
1679 for_each_node_by_type(dp
, "cpu") {
1680 int id
= of_getintprop_default(dp
, mid_prop
, -1);
1681 const char *this_mid_prop
= mid_prop
;
1684 this_mid_prop
= "cpuid";
1685 id
= of_getintprop_default(dp
, this_mid_prop
, -1);
1689 prom_printf("OF: Serious problem, cpu lacks "
1690 "%s property", this_mid_prop
);
1699 static void __init
of_fill_in_cpu_data(void)
1701 struct device_node
*dp
;
1702 const char *mid_prop
= get_mid_prop();
1705 for_each_node_by_type(dp
, "cpu") {
1706 int cpuid
= of_getintprop_default(dp
, mid_prop
, -1);
1707 const char *this_mid_prop
= mid_prop
;
1708 struct device_node
*portid_parent
;
1711 portid_parent
= NULL
;
1713 this_mid_prop
= "cpuid";
1714 cpuid
= of_getintprop_default(dp
, this_mid_prop
, -1);
1720 portid_parent
= portid_parent
->parent
;
1723 portid
= of_getintprop_default(portid_parent
,
1732 prom_printf("OF: Serious problem, cpu lacks "
1733 "%s property", this_mid_prop
);
1740 if (cpuid
>= NR_CPUS
)
1743 /* On uniprocessor we only want the values for the
1744 * real physical cpu the kernel booted onto, however
1745 * cpu_data() only has one entry at index 0.
1747 if (cpuid
!= real_hard_smp_processor_id())
1752 cpu_data(cpuid
).clock_tick
=
1753 of_getintprop_default(dp
, "clock-frequency", 0);
1755 if (portid_parent
) {
1756 cpu_data(cpuid
).dcache_size
=
1757 of_getintprop_default(dp
, "l1-dcache-size",
1759 cpu_data(cpuid
).dcache_line_size
=
1760 of_getintprop_default(dp
, "l1-dcache-line-size",
1762 cpu_data(cpuid
).icache_size
=
1763 of_getintprop_default(dp
, "l1-icache-size",
1765 cpu_data(cpuid
).icache_line_size
=
1766 of_getintprop_default(dp
, "l1-icache-line-size",
1768 cpu_data(cpuid
).ecache_size
=
1769 of_getintprop_default(dp
, "l2-cache-size", 0);
1770 cpu_data(cpuid
).ecache_line_size
=
1771 of_getintprop_default(dp
, "l2-cache-line-size", 0);
1772 if (!cpu_data(cpuid
).ecache_size
||
1773 !cpu_data(cpuid
).ecache_line_size
) {
1774 cpu_data(cpuid
).ecache_size
=
1775 of_getintprop_default(portid_parent
,
1778 cpu_data(cpuid
).ecache_line_size
=
1779 of_getintprop_default(portid_parent
,
1780 "l2-cache-line-size", 64);
1783 cpu_data(cpuid
).core_id
= portid
+ 1;
1784 cpu_data(cpuid
).proc_id
= portid
;
1786 sparc64_multi_core
= 1;
1789 cpu_data(cpuid
).dcache_size
=
1790 of_getintprop_default(dp
, "dcache-size", 16 * 1024);
1791 cpu_data(cpuid
).dcache_line_size
=
1792 of_getintprop_default(dp
, "dcache-line-size", 32);
1794 cpu_data(cpuid
).icache_size
=
1795 of_getintprop_default(dp
, "icache-size", 16 * 1024);
1796 cpu_data(cpuid
).icache_line_size
=
1797 of_getintprop_default(dp
, "icache-line-size", 32);
1799 cpu_data(cpuid
).ecache_size
=
1800 of_getintprop_default(dp
, "ecache-size",
1802 cpu_data(cpuid
).ecache_line_size
=
1803 of_getintprop_default(dp
, "ecache-line-size", 64);
1805 cpu_data(cpuid
).core_id
= 0;
1806 cpu_data(cpuid
).proc_id
= -1;
1810 cpu_set(cpuid
, cpu_present_map
);
1811 cpu_set(cpuid
, phys_cpu_present_map
);
1815 smp_fill_in_sib_core_maps();
1818 void __init
prom_build_devicetree(void)
1820 struct device_node
**nextp
;
1822 allnodes
= create_node(prom_root_node
, NULL
);
1823 allnodes
->path_component_name
= "";
1824 allnodes
->full_name
= "/";
1826 nextp
= &allnodes
->allnext
;
1827 allnodes
->child
= build_tree(allnodes
,
1828 prom_getchild(allnodes
->node
),
1830 printk("PROM: Built device tree with %u bytes of memory.\n",
1831 prom_early_allocated
);
1833 if (tlb_type
!= hypervisor
)
1834 of_fill_in_cpu_data();