x86: cpa self-test, WARN_ON()
[wrt350n-kernel.git] / arch / mips / emma2rh / common / irq.c
blobd956047736675db99cbe5453ce1016570ee5142b
1 /*
2 * arch/mips/emma2rh/common/irq.c
3 * This file is common irq dispatcher.
5 * Copyright (C) NEC Electronics Corporation 2005-2006
7 * This file is based on the arch/mips/ddb5xxx/ddb5477/irq.c
9 * Copyright 2001 MontaVista Software Inc.
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
25 #include <linux/init.h>
26 #include <linux/interrupt.h>
27 #include <linux/irq.h>
28 #include <linux/types.h>
30 #include <asm/system.h>
31 #include <asm/mipsregs.h>
32 #include <asm/debug.h>
33 #include <asm/addrspace.h>
34 #include <asm/bootinfo.h>
36 #include <asm/emma2rh/emma2rh.h>
39 * the first level int-handler will jump here if it is a emma2rh irq
41 void emma2rh_irq_dispatch(void)
43 u32 intStatus;
44 u32 bitmask;
45 u32 i;
47 intStatus = emma2rh_in32(EMMA2RH_BHIF_INT_ST_0)
48 & emma2rh_in32(EMMA2RH_BHIF_INT_EN_0);
50 #ifdef EMMA2RH_SW_CASCADE
51 if (intStatus &
52 (1 << ((EMMA2RH_SW_CASCADE - EMMA2RH_IRQ_INT0) & (32 - 1)))) {
53 u32 swIntStatus;
54 swIntStatus = emma2rh_in32(EMMA2RH_BHIF_SW_INT)
55 & emma2rh_in32(EMMA2RH_BHIF_SW_INT_EN);
56 for (i = 0, bitmask = 1; i < 32; i++, bitmask <<= 1) {
57 if (swIntStatus & bitmask) {
58 do_IRQ(EMMA2RH_SW_IRQ_BASE + i);
59 return;
63 #endif
65 for (i = 0, bitmask = 1; i < 32; i++, bitmask <<= 1) {
66 if (intStatus & bitmask) {
67 do_IRQ(EMMA2RH_IRQ_BASE + i);
68 return;
72 intStatus = emma2rh_in32(EMMA2RH_BHIF_INT_ST_1)
73 & emma2rh_in32(EMMA2RH_BHIF_INT_EN_1);
75 #ifdef EMMA2RH_GPIO_CASCADE
76 if (intStatus &
77 (1 << ((EMMA2RH_GPIO_CASCADE - EMMA2RH_IRQ_INT0) & (32 - 1)))) {
78 u32 gpioIntStatus;
79 gpioIntStatus = emma2rh_in32(EMMA2RH_GPIO_INT_ST)
80 & emma2rh_in32(EMMA2RH_GPIO_INT_MASK);
81 for (i = 0, bitmask = 1; i < 32; i++, bitmask <<= 1) {
82 if (gpioIntStatus & bitmask) {
83 do_IRQ(EMMA2RH_GPIO_IRQ_BASE + i);
84 return;
88 #endif
90 for (i = 32, bitmask = 1; i < 64; i++, bitmask <<= 1) {
91 if (intStatus & bitmask) {
92 do_IRQ(EMMA2RH_IRQ_BASE + i);
93 return;
97 intStatus = emma2rh_in32(EMMA2RH_BHIF_INT_ST_2)
98 & emma2rh_in32(EMMA2RH_BHIF_INT_EN_2);
100 for (i = 64, bitmask = 1; i < 96; i++, bitmask <<= 1) {
101 if (intStatus & bitmask) {
102 do_IRQ(EMMA2RH_IRQ_BASE + i);
103 return;