m68knommu: move ColdFire pit.c to its own coldfire directory
[wrt350n-kernel.git] / arch / arm / mach-omap1 / fpga.c
blob30e188109046a297fc70a14bcc41ffee59205110
1 /*
2 * linux/arch/arm/mach-omap1/fpga.c
4 * Interrupt handler for OMAP-1510 Innovator FPGA
6 * Copyright (C) 2001 RidgeRun, Inc.
7 * Author: Greg Lonnon <glonnon@ridgerun.com>
9 * Copyright (C) 2002 MontaVista Software, Inc.
11 * Separated FPGA interrupts from innovator1510.c and cleaned up for 2.6
12 * Copyright (C) 2004 Nokia Corporation by Tony Lindrgen <tony@atomide.com>
14 * This program is free software; you can redistribute it and/or modify
15 * it under the terms of the GNU General Public License version 2 as
16 * published by the Free Software Foundation.
19 #include <linux/types.h>
20 #include <linux/init.h>
21 #include <linux/kernel.h>
22 #include <linux/device.h>
23 #include <linux/errno.h>
25 #include <asm/hardware.h>
26 #include <asm/io.h>
27 #include <asm/irq.h>
28 #include <asm/mach/irq.h>
30 #include <asm/arch/fpga.h>
31 #include <asm/arch/gpio.h>
33 static void fpga_mask_irq(unsigned int irq)
35 irq -= OMAP1510_IH_FPGA_BASE;
37 if (irq < 8)
38 __raw_writeb((__raw_readb(OMAP1510_FPGA_IMR_LO)
39 & ~(1 << irq)), OMAP1510_FPGA_IMR_LO);
40 else if (irq < 16)
41 __raw_writeb((__raw_readb(OMAP1510_FPGA_IMR_HI)
42 & ~(1 << (irq - 8))), OMAP1510_FPGA_IMR_HI);
43 else
44 __raw_writeb((__raw_readb(INNOVATOR_FPGA_IMR2)
45 & ~(1 << (irq - 16))), INNOVATOR_FPGA_IMR2);
49 static inline u32 get_fpga_unmasked_irqs(void)
51 return
52 ((__raw_readb(OMAP1510_FPGA_ISR_LO) &
53 __raw_readb(OMAP1510_FPGA_IMR_LO))) |
54 ((__raw_readb(OMAP1510_FPGA_ISR_HI) &
55 __raw_readb(OMAP1510_FPGA_IMR_HI)) << 8) |
56 ((__raw_readb(INNOVATOR_FPGA_ISR2) &
57 __raw_readb(INNOVATOR_FPGA_IMR2)) << 16);
61 static void fpga_ack_irq(unsigned int irq)
63 /* Don't need to explicitly ACK FPGA interrupts */
66 static void fpga_unmask_irq(unsigned int irq)
68 irq -= OMAP1510_IH_FPGA_BASE;
70 if (irq < 8)
71 __raw_writeb((__raw_readb(OMAP1510_FPGA_IMR_LO) | (1 << irq)),
72 OMAP1510_FPGA_IMR_LO);
73 else if (irq < 16)
74 __raw_writeb((__raw_readb(OMAP1510_FPGA_IMR_HI)
75 | (1 << (irq - 8))), OMAP1510_FPGA_IMR_HI);
76 else
77 __raw_writeb((__raw_readb(INNOVATOR_FPGA_IMR2)
78 | (1 << (irq - 16))), INNOVATOR_FPGA_IMR2);
81 static void fpga_mask_ack_irq(unsigned int irq)
83 fpga_mask_irq(irq);
84 fpga_ack_irq(irq);
87 void innovator_fpga_IRQ_demux(unsigned int irq, struct irq_desc *desc)
89 struct irq_desc *d;
90 u32 stat;
91 int fpga_irq;
93 stat = get_fpga_unmasked_irqs();
95 if (!stat)
96 return;
98 for (fpga_irq = OMAP1510_IH_FPGA_BASE;
99 (fpga_irq < (OMAP1510_IH_FPGA_BASE + NR_FPGA_IRQS)) && stat;
100 fpga_irq++, stat >>= 1) {
101 if (stat & 1) {
102 d = irq_desc + fpga_irq;
103 desc_handle_irq(fpga_irq, d);
108 static struct irq_chip omap_fpga_irq_ack = {
109 .name = "FPGA-ack",
110 .ack = fpga_mask_ack_irq,
111 .mask = fpga_mask_irq,
112 .unmask = fpga_unmask_irq,
116 static struct irq_chip omap_fpga_irq = {
117 .name = "FPGA",
118 .ack = fpga_ack_irq,
119 .mask = fpga_mask_irq,
120 .unmask = fpga_unmask_irq,
124 * All of the FPGA interrupt request inputs except for the touchscreen are
125 * edge-sensitive; the touchscreen is level-sensitive. The edge-sensitive
126 * interrupts are acknowledged as a side-effect of reading the interrupt
127 * status register from the FPGA. The edge-sensitive interrupt inputs
128 * cause a problem with level interrupt requests, such as Ethernet. The
129 * problem occurs when a level interrupt request is asserted while its
130 * interrupt input is masked in the FPGA, which results in a missed
131 * interrupt.
133 * In an attempt to workaround the problem with missed interrupts, the
134 * mask_ack routine for all of the FPGA interrupts has been changed from
135 * fpga_mask_ack_irq() to fpga_ack_irq() so that the specific FPGA interrupt
136 * being serviced is left unmasked. We can do this because the FPGA cascade
137 * interrupt is installed with the IRQF_DISABLED flag, which leaves all
138 * interrupts masked at the CPU while an FPGA interrupt handler executes.
140 * Limited testing indicates that this workaround appears to be effective
141 * for the smc9194 Ethernet driver used on the Innovator. It should work
142 * on other FPGA interrupts as well, but any drivers that explicitly mask
143 * interrupts at the interrupt controller via disable_irq/enable_irq
144 * could pose a problem.
146 void omap1510_fpga_init_irq(void)
148 int i;
150 __raw_writeb(0, OMAP1510_FPGA_IMR_LO);
151 __raw_writeb(0, OMAP1510_FPGA_IMR_HI);
152 __raw_writeb(0, INNOVATOR_FPGA_IMR2);
154 for (i = OMAP1510_IH_FPGA_BASE; i < (OMAP1510_IH_FPGA_BASE + NR_FPGA_IRQS); i++) {
156 if (i == OMAP1510_INT_FPGA_TS) {
158 * The touchscreen interrupt is level-sensitive, so
159 * we'll use the regular mask_ack routine for it.
161 set_irq_chip(i, &omap_fpga_irq_ack);
163 else {
165 * All FPGA interrupts except the touchscreen are
166 * edge-sensitive, so we won't mask them.
168 set_irq_chip(i, &omap_fpga_irq);
171 set_irq_handler(i, handle_edge_irq);
172 set_irq_flags(i, IRQF_VALID);
176 * The FPGA interrupt line is connected to GPIO13. Claim this pin for
177 * the ARM.
179 * NOTE: For general GPIO/MPUIO access and interrupts, please see
180 * gpio.[ch]
182 omap_request_gpio(13);
183 omap_set_gpio_direction(13, 1);
184 set_irq_type(OMAP_GPIO_IRQ(13), IRQT_RISING);
185 set_irq_chained_handler(OMAP1510_INT_FPGA, innovator_fpga_IRQ_demux);
188 EXPORT_SYMBOL(omap1510_fpga_init_irq);