x86: fix page-present check in cpa_flush_range
[wrt350n-kernel.git] / arch / x86 / mm / pageattr.c
blob9be684e61dcb27452019348f1e48b4fbc4925a73
1 /*
2 * Copyright 2002 Andi Kleen, SuSE Labs.
3 * Thanks to Ben LaHaise for precious feedback.
4 */
5 #include <linux/highmem.h>
6 #include <linux/bootmem.h>
7 #include <linux/module.h>
8 #include <linux/sched.h>
9 #include <linux/slab.h>
10 #include <linux/mm.h>
12 #include <asm/e820.h>
13 #include <asm/processor.h>
14 #include <asm/tlbflush.h>
15 #include <asm/sections.h>
16 #include <asm/uaccess.h>
17 #include <asm/pgalloc.h>
19 struct cpa_data {
20 unsigned long vaddr;
21 pgprot_t mask_set;
22 pgprot_t mask_clr;
23 int numpages;
24 int flushtlb;
27 enum {
28 CPA_NO_SPLIT = 0,
29 CPA_SPLIT,
32 static inline int
33 within(unsigned long addr, unsigned long start, unsigned long end)
35 return addr >= start && addr < end;
39 * Flushing functions
42 /**
43 * clflush_cache_range - flush a cache range with clflush
44 * @addr: virtual start address
45 * @size: number of bytes to flush
47 * clflush is an unordered instruction which needs fencing with mfence
48 * to avoid ordering issues.
50 void clflush_cache_range(void *vaddr, unsigned int size)
52 void *vend = vaddr + size - 1;
54 mb();
56 for (; vaddr < vend; vaddr += boot_cpu_data.x86_clflush_size)
57 clflush(vaddr);
59 * Flush any possible final partial cacheline:
61 clflush(vend);
63 mb();
66 static void __cpa_flush_all(void *arg)
68 unsigned long cache = (unsigned long)arg;
71 * Flush all to work around Errata in early athlons regarding
72 * large page flushing.
74 __flush_tlb_all();
76 if (cache && boot_cpu_data.x86_model >= 4)
77 wbinvd();
80 static void cpa_flush_all(unsigned long cache)
82 BUG_ON(irqs_disabled());
84 on_each_cpu(__cpa_flush_all, (void *) cache, 1, 1);
87 static void __cpa_flush_range(void *arg)
90 * We could optimize that further and do individual per page
91 * tlb invalidates for a low number of pages. Caveat: we must
92 * flush the high aliases on 64bit as well.
94 __flush_tlb_all();
97 static void cpa_flush_range(unsigned long start, int numpages, int cache)
99 unsigned int i, level;
100 unsigned long addr;
102 BUG_ON(irqs_disabled());
103 WARN_ON(PAGE_ALIGN(start) != start);
105 on_each_cpu(__cpa_flush_range, NULL, 1, 1);
107 if (!cache)
108 return;
111 * We only need to flush on one CPU,
112 * clflush is a MESI-coherent instruction that
113 * will cause all other CPUs to flush the same
114 * cachelines:
116 for (i = 0, addr = start; i < numpages; i++, addr += PAGE_SIZE) {
117 pte_t *pte = lookup_address(addr, &level);
120 * Only flush present addresses:
122 if (pte && (pte_val(*pte) & _PAGE_PRESENT))
123 clflush_cache_range((void *) addr, PAGE_SIZE);
127 #define HIGH_MAP_START __START_KERNEL_map
128 #define HIGH_MAP_END (__START_KERNEL_map + KERNEL_TEXT_SIZE)
132 * Converts a virtual address to a X86-64 highmap address
134 static unsigned long virt_to_highmap(void *address)
136 #ifdef CONFIG_X86_64
137 return __pa((unsigned long)address) + HIGH_MAP_START - phys_base;
138 #else
139 return (unsigned long)address;
140 #endif
144 * Certain areas of memory on x86 require very specific protection flags,
145 * for example the BIOS area or kernel text. Callers don't always get this
146 * right (again, ioremap() on BIOS memory is not uncommon) so this function
147 * checks and fixes these known static required protection bits.
149 static inline pgprot_t static_protections(pgprot_t prot, unsigned long address)
151 pgprot_t forbidden = __pgprot(0);
154 * The BIOS area between 640k and 1Mb needs to be executable for
155 * PCI BIOS based config access (CONFIG_PCI_GOBIOS) support.
157 if (within(__pa(address), BIOS_BEGIN, BIOS_END))
158 pgprot_val(forbidden) |= _PAGE_NX;
161 * The kernel text needs to be executable for obvious reasons
162 * Does not cover __inittext since that is gone later on
164 if (within(address, (unsigned long)_text, (unsigned long)_etext))
165 pgprot_val(forbidden) |= _PAGE_NX;
167 * Do the same for the x86-64 high kernel mapping
169 if (within(address, virt_to_highmap(_text), virt_to_highmap(_etext)))
170 pgprot_val(forbidden) |= _PAGE_NX;
173 #ifdef CONFIG_DEBUG_RODATA
174 /* The .rodata section needs to be read-only */
175 if (within(address, (unsigned long)__start_rodata,
176 (unsigned long)__end_rodata))
177 pgprot_val(forbidden) |= _PAGE_RW;
179 * Do the same for the x86-64 high kernel mapping
181 if (within(address, virt_to_highmap(__start_rodata),
182 virt_to_highmap(__end_rodata)))
183 pgprot_val(forbidden) |= _PAGE_RW;
184 #endif
186 prot = __pgprot(pgprot_val(prot) & ~pgprot_val(forbidden));
188 return prot;
192 * Lookup the page table entry for a virtual address. Return a pointer
193 * to the entry and the level of the mapping.
195 * Note: We return pud and pmd either when the entry is marked large
196 * or when the present bit is not set. Otherwise we would return a
197 * pointer to a nonexisting mapping.
199 pte_t *lookup_address(unsigned long address, int *level)
201 pgd_t *pgd = pgd_offset_k(address);
202 pud_t *pud;
203 pmd_t *pmd;
205 *level = PG_LEVEL_NONE;
207 if (pgd_none(*pgd))
208 return NULL;
209 pud = pud_offset(pgd, address);
210 if (pud_none(*pud))
211 return NULL;
212 pmd = pmd_offset(pud, address);
213 if (pmd_none(*pmd))
214 return NULL;
216 *level = PG_LEVEL_2M;
217 if (pmd_large(*pmd) || !pmd_present(*pmd))
218 return (pte_t *)pmd;
220 *level = PG_LEVEL_4K;
221 return pte_offset_kernel(pmd, address);
224 static void __set_pmd_pte(pte_t *kpte, unsigned long address, pte_t pte)
226 /* change init_mm */
227 set_pte_atomic(kpte, pte);
228 #ifdef CONFIG_X86_32
229 if (!SHARED_KERNEL_PMD) {
230 struct page *page;
232 list_for_each_entry(page, &pgd_list, lru) {
233 pgd_t *pgd;
234 pud_t *pud;
235 pmd_t *pmd;
237 pgd = (pgd_t *)page_address(page) + pgd_index(address);
238 pud = pud_offset(pgd, address);
239 pmd = pmd_offset(pud, address);
240 set_pte_atomic((pte_t *)pmd, pte);
243 #endif
246 static int try_preserve_large_page(pte_t *kpte, unsigned long address,
247 struct cpa_data *cpa)
249 unsigned long nextpage_addr, numpages, pmask, psize, flags;
250 pte_t new_pte, old_pte, *tmp;
251 pgprot_t old_prot, new_prot;
252 int level, res = CPA_SPLIT;
255 * An Athlon 64 X2 showed hard hangs if we tried to preserve
256 * largepages and changed the PSE entry from RW to RO.
258 * As AMD CPUs have a long series of erratas in this area,
259 * (and none of the known ones seem to explain this hang),
260 * disable this code until the hang can be debugged:
262 if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
263 return res;
265 spin_lock_irqsave(&pgd_lock, flags);
267 * Check for races, another CPU might have split this page
268 * up already:
270 tmp = lookup_address(address, &level);
271 if (tmp != kpte)
272 goto out_unlock;
274 switch (level) {
275 case PG_LEVEL_2M:
276 psize = PMD_PAGE_SIZE;
277 pmask = PMD_PAGE_MASK;
278 break;
279 case PG_LEVEL_1G:
280 default:
281 res = -EINVAL;
282 goto out_unlock;
286 * Calculate the number of pages, which fit into this large
287 * page starting at address:
289 nextpage_addr = (address + psize) & pmask;
290 numpages = (nextpage_addr - address) >> PAGE_SHIFT;
291 if (numpages < cpa->numpages)
292 cpa->numpages = numpages;
295 * We are safe now. Check whether the new pgprot is the same:
297 old_pte = *kpte;
298 old_prot = new_prot = pte_pgprot(old_pte);
300 pgprot_val(new_prot) &= ~pgprot_val(cpa->mask_clr);
301 pgprot_val(new_prot) |= pgprot_val(cpa->mask_set);
302 new_prot = static_protections(new_prot, address);
305 * If there are no changes, return. maxpages has been updated
306 * above:
308 if (pgprot_val(new_prot) == pgprot_val(old_prot)) {
309 res = CPA_NO_SPLIT;
310 goto out_unlock;
314 * We need to change the attributes. Check, whether we can
315 * change the large page in one go. We request a split, when
316 * the address is not aligned and the number of pages is
317 * smaller than the number of pages in the large page. Note
318 * that we limited the number of possible pages already to
319 * the number of pages in the large page.
321 if (address == (nextpage_addr - psize) && cpa->numpages == numpages) {
323 * The address is aligned and the number of pages
324 * covers the full page.
326 new_pte = pfn_pte(pte_pfn(old_pte), canon_pgprot(new_prot));
327 __set_pmd_pte(kpte, address, new_pte);
328 cpa->flushtlb = 1;
329 res = CPA_NO_SPLIT;
332 out_unlock:
333 spin_unlock_irqrestore(&pgd_lock, flags);
334 return res;
337 static int split_large_page(pte_t *kpte, unsigned long address)
339 pgprot_t ref_prot;
340 gfp_t gfp_flags = GFP_KERNEL;
341 unsigned long flags, addr, pfn;
342 pte_t *pbase, *tmp;
343 struct page *base;
344 unsigned int i, level;
346 #ifdef CONFIG_DEBUG_PAGEALLOC
347 gfp_flags = GFP_ATOMIC | __GFP_NOWARN;
348 #endif
349 base = alloc_pages(gfp_flags, 0);
350 if (!base)
351 return -ENOMEM;
353 spin_lock_irqsave(&pgd_lock, flags);
355 * Check for races, another CPU might have split this page
356 * up for us already:
358 tmp = lookup_address(address, &level);
359 if (tmp != kpte)
360 goto out_unlock;
362 address = __pa(address);
363 addr = address & PMD_PAGE_MASK;
364 pbase = (pte_t *)page_address(base);
365 #ifdef CONFIG_X86_32
366 paravirt_alloc_pt(&init_mm, page_to_pfn(base));
367 #endif
368 ref_prot = pte_pgprot(pte_clrhuge(*kpte));
371 * Get the target pfn from the original entry:
373 pfn = pte_pfn(*kpte);
374 for (i = 0; i < PTRS_PER_PTE; i++, pfn++)
375 set_pte(&pbase[i], pfn_pte(pfn, ref_prot));
378 * Install the new, split up pagetable. Important details here:
380 * On Intel the NX bit of all levels must be cleared to make a
381 * page executable. See section 4.13.2 of Intel 64 and IA-32
382 * Architectures Software Developer's Manual).
384 * Mark the entry present. The current mapping might be
385 * set to not present, which we preserved above.
387 ref_prot = pte_pgprot(pte_mkexec(pte_clrhuge(*kpte)));
388 pgprot_val(ref_prot) |= _PAGE_PRESENT;
389 __set_pmd_pte(kpte, address, mk_pte(base, ref_prot));
390 base = NULL;
392 out_unlock:
393 spin_unlock_irqrestore(&pgd_lock, flags);
395 if (base)
396 __free_pages(base, 0);
398 return 0;
401 static int __change_page_attr(unsigned long address, struct cpa_data *cpa)
403 struct page *kpte_page;
404 int level, res;
405 pte_t *kpte;
407 repeat:
408 kpte = lookup_address(address, &level);
409 if (!kpte)
410 return -EINVAL;
412 kpte_page = virt_to_page(kpte);
413 BUG_ON(PageLRU(kpte_page));
414 BUG_ON(PageCompound(kpte_page));
416 if (level == PG_LEVEL_4K) {
417 pte_t new_pte, old_pte = *kpte;
418 pgprot_t new_prot = pte_pgprot(old_pte);
420 if(!pte_val(old_pte)) {
421 printk(KERN_WARNING "CPA: called for zero pte. "
422 "vaddr = %lx cpa->vaddr = %lx\n", address,
423 cpa->vaddr);
424 WARN_ON(1);
425 return -EINVAL;
428 pgprot_val(new_prot) &= ~pgprot_val(cpa->mask_clr);
429 pgprot_val(new_prot) |= pgprot_val(cpa->mask_set);
431 new_prot = static_protections(new_prot, address);
434 * We need to keep the pfn from the existing PTE,
435 * after all we're only going to change it's attributes
436 * not the memory it points to
438 new_pte = pfn_pte(pte_pfn(old_pte), canon_pgprot(new_prot));
441 * Do we really change anything ?
443 if (pte_val(old_pte) != pte_val(new_pte)) {
444 set_pte_atomic(kpte, new_pte);
445 cpa->flushtlb = 1;
447 cpa->numpages = 1;
448 return 0;
452 * Check, whether we can keep the large page intact
453 * and just change the pte:
455 res = try_preserve_large_page(kpte, address, cpa);
456 if (res < 0)
457 return res;
460 * When the range fits into the existing large page,
461 * return. cp->numpages and cpa->tlbflush have been updated in
462 * try_large_page:
464 if (res == CPA_NO_SPLIT)
465 return 0;
468 * We have to split the large page:
470 res = split_large_page(kpte, address);
471 if (res)
472 return res;
473 cpa->flushtlb = 1;
474 goto repeat;
478 * change_page_attr_addr - Change page table attributes in linear mapping
479 * @address: Virtual address in linear mapping.
480 * @prot: New page table attribute (PAGE_*)
482 * Change page attributes of a page in the direct mapping. This is a variant
483 * of change_page_attr() that also works on memory holes that do not have
484 * mem_map entry (pfn_valid() is false).
486 * See change_page_attr() documentation for more details.
488 * Modules and drivers should use the set_memory_* APIs instead.
491 static int change_page_attr_addr(struct cpa_data *cpa)
493 int err;
494 unsigned long address = cpa->vaddr;
496 #ifdef CONFIG_X86_64
497 unsigned long phys_addr = __pa(address);
500 * If we are inside the high mapped kernel range, then we
501 * fixup the low mapping first. __va() returns the virtual
502 * address in the linear mapping:
504 if (within(address, HIGH_MAP_START, HIGH_MAP_END))
505 address = (unsigned long) __va(phys_addr);
506 #endif
508 err = __change_page_attr(address, cpa);
509 if (err)
510 return err;
512 #ifdef CONFIG_X86_64
514 * If the physical address is inside the kernel map, we need
515 * to touch the high mapped kernel as well:
517 if (within(phys_addr, 0, KERNEL_TEXT_SIZE)) {
519 * Calc the high mapping address. See __phys_addr()
520 * for the non obvious details.
522 * Note that NX and other required permissions are
523 * checked in static_protections().
525 address = phys_addr + HIGH_MAP_START - phys_base;
528 * Our high aliases are imprecise, because we check
529 * everything between 0 and KERNEL_TEXT_SIZE, so do
530 * not propagate lookup failures back to users:
532 __change_page_attr(address, cpa);
534 #endif
535 return err;
538 static int __change_page_attr_set_clr(struct cpa_data *cpa)
540 int ret, numpages = cpa->numpages;
542 while (numpages) {
544 * Store the remaining nr of pages for the large page
545 * preservation check.
547 cpa->numpages = numpages;
548 ret = change_page_attr_addr(cpa);
549 if (ret)
550 return ret;
553 * Adjust the number of pages with the result of the
554 * CPA operation. Either a large page has been
555 * preserved or a single page update happened.
557 BUG_ON(cpa->numpages > numpages);
558 numpages -= cpa->numpages;
559 cpa->vaddr += cpa->numpages * PAGE_SIZE;
561 return 0;
564 static inline int cache_attr(pgprot_t attr)
566 return pgprot_val(attr) &
567 (_PAGE_PAT | _PAGE_PAT_LARGE | _PAGE_PWT | _PAGE_PCD);
570 static int change_page_attr_set_clr(unsigned long addr, int numpages,
571 pgprot_t mask_set, pgprot_t mask_clr)
573 struct cpa_data cpa;
574 int ret, cache;
577 * Check, if we are requested to change a not supported
578 * feature:
580 mask_set = canon_pgprot(mask_set);
581 mask_clr = canon_pgprot(mask_clr);
582 if (!pgprot_val(mask_set) && !pgprot_val(mask_clr))
583 return 0;
585 cpa.vaddr = addr;
586 cpa.numpages = numpages;
587 cpa.mask_set = mask_set;
588 cpa.mask_clr = mask_clr;
589 cpa.flushtlb = 0;
591 ret = __change_page_attr_set_clr(&cpa);
594 * Check whether we really changed something:
596 if (!cpa.flushtlb)
597 return ret;
600 * No need to flush, when we did not set any of the caching
601 * attributes:
603 cache = cache_attr(mask_set);
606 * On success we use clflush, when the CPU supports it to
607 * avoid the wbindv. If the CPU does not support it and in the
608 * error case we fall back to cpa_flush_all (which uses
609 * wbindv):
611 if (!ret && cpu_has_clflush)
612 cpa_flush_range(addr, numpages, cache);
613 else
614 cpa_flush_all(cache);
616 return ret;
619 static inline int change_page_attr_set(unsigned long addr, int numpages,
620 pgprot_t mask)
622 return change_page_attr_set_clr(addr, numpages, mask, __pgprot(0));
625 static inline int change_page_attr_clear(unsigned long addr, int numpages,
626 pgprot_t mask)
628 return change_page_attr_set_clr(addr, numpages, __pgprot(0), mask);
631 int set_memory_uc(unsigned long addr, int numpages)
633 return change_page_attr_set(addr, numpages,
634 __pgprot(_PAGE_PCD | _PAGE_PWT));
636 EXPORT_SYMBOL(set_memory_uc);
638 int set_memory_wb(unsigned long addr, int numpages)
640 return change_page_attr_clear(addr, numpages,
641 __pgprot(_PAGE_PCD | _PAGE_PWT));
643 EXPORT_SYMBOL(set_memory_wb);
645 int set_memory_x(unsigned long addr, int numpages)
647 return change_page_attr_clear(addr, numpages, __pgprot(_PAGE_NX));
649 EXPORT_SYMBOL(set_memory_x);
651 int set_memory_nx(unsigned long addr, int numpages)
653 return change_page_attr_set(addr, numpages, __pgprot(_PAGE_NX));
655 EXPORT_SYMBOL(set_memory_nx);
657 int set_memory_ro(unsigned long addr, int numpages)
659 return change_page_attr_clear(addr, numpages, __pgprot(_PAGE_RW));
662 int set_memory_rw(unsigned long addr, int numpages)
664 return change_page_attr_set(addr, numpages, __pgprot(_PAGE_RW));
667 int set_memory_np(unsigned long addr, int numpages)
669 return change_page_attr_clear(addr, numpages, __pgprot(_PAGE_PRESENT));
672 int set_pages_uc(struct page *page, int numpages)
674 unsigned long addr = (unsigned long)page_address(page);
676 return set_memory_uc(addr, numpages);
678 EXPORT_SYMBOL(set_pages_uc);
680 int set_pages_wb(struct page *page, int numpages)
682 unsigned long addr = (unsigned long)page_address(page);
684 return set_memory_wb(addr, numpages);
686 EXPORT_SYMBOL(set_pages_wb);
688 int set_pages_x(struct page *page, int numpages)
690 unsigned long addr = (unsigned long)page_address(page);
692 return set_memory_x(addr, numpages);
694 EXPORT_SYMBOL(set_pages_x);
696 int set_pages_nx(struct page *page, int numpages)
698 unsigned long addr = (unsigned long)page_address(page);
700 return set_memory_nx(addr, numpages);
702 EXPORT_SYMBOL(set_pages_nx);
704 int set_pages_ro(struct page *page, int numpages)
706 unsigned long addr = (unsigned long)page_address(page);
708 return set_memory_ro(addr, numpages);
711 int set_pages_rw(struct page *page, int numpages)
713 unsigned long addr = (unsigned long)page_address(page);
715 return set_memory_rw(addr, numpages);
718 #ifdef CONFIG_DEBUG_PAGEALLOC
720 static int __set_pages_p(struct page *page, int numpages)
722 struct cpa_data cpa = { .vaddr = (unsigned long) page_address(page),
723 .numpages = numpages,
724 .mask_set = __pgprot(_PAGE_PRESENT | _PAGE_RW),
725 .mask_clr = __pgprot(0)};
727 return __change_page_attr_set_clr(&cpa);
730 static int __set_pages_np(struct page *page, int numpages)
732 struct cpa_data cpa = { .vaddr = (unsigned long) page_address(page),
733 .numpages = numpages,
734 .mask_set = __pgprot(0),
735 .mask_clr = __pgprot(_PAGE_PRESENT | _PAGE_RW)};
737 return __change_page_attr_set_clr(&cpa);
740 void kernel_map_pages(struct page *page, int numpages, int enable)
742 if (PageHighMem(page))
743 return;
744 if (!enable) {
745 debug_check_no_locks_freed(page_address(page),
746 numpages * PAGE_SIZE);
750 * If page allocator is not up yet then do not call c_p_a():
752 if (!debug_pagealloc_enabled)
753 return;
756 * The return value is ignored - the calls cannot fail,
757 * large pages are disabled at boot time:
759 if (enable)
760 __set_pages_p(page, numpages);
761 else
762 __set_pages_np(page, numpages);
765 * We should perform an IPI and flush all tlbs,
766 * but that can deadlock->flush only current cpu:
768 __flush_tlb_all();
770 #endif
773 * The testcases use internal knowledge of the implementation that shouldn't
774 * be exposed to the rest of the kernel. Include these directly here.
776 #ifdef CONFIG_CPA_DEBUG
777 #include "pageattr-test.c"
778 #endif