2 Copyright (C) 2004 - 2007 rt2x00 SourceForge Project
3 <http://rt2x00.serialmonkey.com>
5 This program is free software; you can redistribute it and/or modify
6 it under the terms of the GNU General Public License as published by
7 the Free Software Foundation; either version 2 of the License, or
8 (at your option) any later version.
10 This program is distributed in the hope that it will be useful,
11 but WITHOUT ANY WARRANTY; without even the implied warranty of
12 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 GNU General Public License for more details.
15 You should have received a copy of the GNU General Public License
16 along with this program; if not, write to the
17 Free Software Foundation, Inc.,
18 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
23 Abstract: rt2400pci device specific routines.
24 Supported chipsets: RT2460.
27 #include <linux/delay.h>
28 #include <linux/etherdevice.h>
29 #include <linux/init.h>
30 #include <linux/kernel.h>
31 #include <linux/module.h>
32 #include <linux/pci.h>
33 #include <linux/eeprom_93cx6.h>
36 #include "rt2x00pci.h"
37 #include "rt2400pci.h"
41 * All access to the CSR registers will go through the methods
42 * rt2x00pci_register_read and rt2x00pci_register_write.
43 * BBP and RF register require indirect register access,
44 * and use the CSR registers BBPCSR and RFCSR to achieve this.
45 * These indirect registers work with busy bits,
46 * and we will try maximal REGISTER_BUSY_COUNT times to access
47 * the register while taking a REGISTER_BUSY_DELAY us delay
48 * between each attampt. When the busy bit is still set at that time,
49 * the access attempt is considered to have failed,
50 * and we will print an error.
52 static u32
rt2400pci_bbp_check(struct rt2x00_dev
*rt2x00dev
)
57 for (i
= 0; i
< REGISTER_BUSY_COUNT
; i
++) {
58 rt2x00pci_register_read(rt2x00dev
, BBPCSR
, ®
);
59 if (!rt2x00_get_field32(reg
, BBPCSR_BUSY
))
61 udelay(REGISTER_BUSY_DELAY
);
67 static void rt2400pci_bbp_write(struct rt2x00_dev
*rt2x00dev
,
68 const unsigned int word
, const u8 value
)
73 * Wait until the BBP becomes ready.
75 reg
= rt2400pci_bbp_check(rt2x00dev
);
76 if (rt2x00_get_field32(reg
, BBPCSR_BUSY
)) {
77 ERROR(rt2x00dev
, "BBPCSR register busy. Write failed.\n");
82 * Write the data into the BBP.
85 rt2x00_set_field32(®
, BBPCSR_VALUE
, value
);
86 rt2x00_set_field32(®
, BBPCSR_REGNUM
, word
);
87 rt2x00_set_field32(®
, BBPCSR_BUSY
, 1);
88 rt2x00_set_field32(®
, BBPCSR_WRITE_CONTROL
, 1);
90 rt2x00pci_register_write(rt2x00dev
, BBPCSR
, reg
);
93 static void rt2400pci_bbp_read(struct rt2x00_dev
*rt2x00dev
,
94 const unsigned int word
, u8
*value
)
99 * Wait until the BBP becomes ready.
101 reg
= rt2400pci_bbp_check(rt2x00dev
);
102 if (rt2x00_get_field32(reg
, BBPCSR_BUSY
)) {
103 ERROR(rt2x00dev
, "BBPCSR register busy. Read failed.\n");
108 * Write the request into the BBP.
111 rt2x00_set_field32(®
, BBPCSR_REGNUM
, word
);
112 rt2x00_set_field32(®
, BBPCSR_BUSY
, 1);
113 rt2x00_set_field32(®
, BBPCSR_WRITE_CONTROL
, 0);
115 rt2x00pci_register_write(rt2x00dev
, BBPCSR
, reg
);
118 * Wait until the BBP becomes ready.
120 reg
= rt2400pci_bbp_check(rt2x00dev
);
121 if (rt2x00_get_field32(reg
, BBPCSR_BUSY
)) {
122 ERROR(rt2x00dev
, "BBPCSR register busy. Read failed.\n");
127 *value
= rt2x00_get_field32(reg
, BBPCSR_VALUE
);
130 static void rt2400pci_rf_write(struct rt2x00_dev
*rt2x00dev
,
131 const unsigned int word
, const u32 value
)
139 for (i
= 0; i
< REGISTER_BUSY_COUNT
; i
++) {
140 rt2x00pci_register_read(rt2x00dev
, RFCSR
, ®
);
141 if (!rt2x00_get_field32(reg
, RFCSR_BUSY
))
143 udelay(REGISTER_BUSY_DELAY
);
146 ERROR(rt2x00dev
, "RFCSR register busy. Write failed.\n");
151 rt2x00_set_field32(®
, RFCSR_VALUE
, value
);
152 rt2x00_set_field32(®
, RFCSR_NUMBER_OF_BITS
, 20);
153 rt2x00_set_field32(®
, RFCSR_IF_SELECT
, 0);
154 rt2x00_set_field32(®
, RFCSR_BUSY
, 1);
156 rt2x00pci_register_write(rt2x00dev
, RFCSR
, reg
);
157 rt2x00_rf_write(rt2x00dev
, word
, value
);
160 static void rt2400pci_eepromregister_read(struct eeprom_93cx6
*eeprom
)
162 struct rt2x00_dev
*rt2x00dev
= eeprom
->data
;
165 rt2x00pci_register_read(rt2x00dev
, CSR21
, ®
);
167 eeprom
->reg_data_in
= !!rt2x00_get_field32(reg
, CSR21_EEPROM_DATA_IN
);
168 eeprom
->reg_data_out
= !!rt2x00_get_field32(reg
, CSR21_EEPROM_DATA_OUT
);
169 eeprom
->reg_data_clock
=
170 !!rt2x00_get_field32(reg
, CSR21_EEPROM_DATA_CLOCK
);
171 eeprom
->reg_chip_select
=
172 !!rt2x00_get_field32(reg
, CSR21_EEPROM_CHIP_SELECT
);
175 static void rt2400pci_eepromregister_write(struct eeprom_93cx6
*eeprom
)
177 struct rt2x00_dev
*rt2x00dev
= eeprom
->data
;
180 rt2x00_set_field32(®
, CSR21_EEPROM_DATA_IN
, !!eeprom
->reg_data_in
);
181 rt2x00_set_field32(®
, CSR21_EEPROM_DATA_OUT
, !!eeprom
->reg_data_out
);
182 rt2x00_set_field32(®
, CSR21_EEPROM_DATA_CLOCK
,
183 !!eeprom
->reg_data_clock
);
184 rt2x00_set_field32(®
, CSR21_EEPROM_CHIP_SELECT
,
185 !!eeprom
->reg_chip_select
);
187 rt2x00pci_register_write(rt2x00dev
, CSR21
, reg
);
190 #ifdef CONFIG_RT2X00_LIB_DEBUGFS
191 #define CSR_OFFSET(__word) ( CSR_REG_BASE + ((__word) * sizeof(u32)) )
193 static void rt2400pci_read_csr(struct rt2x00_dev
*rt2x00dev
,
194 const unsigned int word
, u32
*data
)
196 rt2x00pci_register_read(rt2x00dev
, CSR_OFFSET(word
), data
);
199 static void rt2400pci_write_csr(struct rt2x00_dev
*rt2x00dev
,
200 const unsigned int word
, u32 data
)
202 rt2x00pci_register_write(rt2x00dev
, CSR_OFFSET(word
), data
);
205 static const struct rt2x00debug rt2400pci_rt2x00debug
= {
206 .owner
= THIS_MODULE
,
208 .read
= rt2400pci_read_csr
,
209 .write
= rt2400pci_write_csr
,
210 .word_size
= sizeof(u32
),
211 .word_count
= CSR_REG_SIZE
/ sizeof(u32
),
214 .read
= rt2x00_eeprom_read
,
215 .write
= rt2x00_eeprom_write
,
216 .word_size
= sizeof(u16
),
217 .word_count
= EEPROM_SIZE
/ sizeof(u16
),
220 .read
= rt2400pci_bbp_read
,
221 .write
= rt2400pci_bbp_write
,
222 .word_size
= sizeof(u8
),
223 .word_count
= BBP_SIZE
/ sizeof(u8
),
226 .read
= rt2x00_rf_read
,
227 .write
= rt2400pci_rf_write
,
228 .word_size
= sizeof(u32
),
229 .word_count
= RF_SIZE
/ sizeof(u32
),
232 #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
234 #ifdef CONFIG_RT2400PCI_RFKILL
235 static int rt2400pci_rfkill_poll(struct rt2x00_dev
*rt2x00dev
)
239 rt2x00pci_register_read(rt2x00dev
, GPIOCSR
, ®
);
240 return rt2x00_get_field32(reg
, GPIOCSR_BIT0
);
243 #define rt2400pci_rfkill_poll NULL
244 #endif /* CONFIG_RT2400PCI_RFKILL */
247 * Configuration handlers.
249 static void rt2400pci_config_mac_addr(struct rt2x00_dev
*rt2x00dev
,
252 rt2x00pci_register_multiwrite(rt2x00dev
, CSR3
, mac
,
253 (2 * sizeof(__le32
)));
256 static void rt2400pci_config_bssid(struct rt2x00_dev
*rt2x00dev
,
259 rt2x00pci_register_multiwrite(rt2x00dev
, CSR5
, bssid
,
260 (2 * sizeof(__le32
)));
263 static void rt2400pci_config_type(struct rt2x00_dev
*rt2x00dev
, const int type
,
268 rt2x00pci_register_write(rt2x00dev
, CSR14
, 0);
271 * Enable beacon config
273 rt2x00pci_register_read(rt2x00dev
, BCNCSR1
, ®
);
274 rt2x00_set_field32(®
, BCNCSR1_PRELOAD
,
275 PREAMBLE
+ get_duration(IEEE80211_HEADER
, 20));
276 rt2x00pci_register_write(rt2x00dev
, BCNCSR1
, reg
);
279 * Enable synchronisation.
281 rt2x00pci_register_read(rt2x00dev
, CSR14
, ®
);
282 rt2x00_set_field32(®
, CSR14_TSF_COUNT
, 1);
283 rt2x00_set_field32(®
, CSR14_TBCN
, (tsf_sync
== TSF_SYNC_BEACON
));
284 rt2x00_set_field32(®
, CSR14_BEACON_GEN
, 0);
285 rt2x00_set_field32(®
, CSR14_TSF_SYNC
, tsf_sync
);
286 rt2x00pci_register_write(rt2x00dev
, CSR14
, reg
);
289 static void rt2400pci_config_preamble(struct rt2x00_dev
*rt2x00dev
,
290 const int short_preamble
,
291 const int ack_timeout
,
292 const int ack_consume_time
)
298 * When short preamble is enabled, we should set bit 0x08
300 preamble_mask
= short_preamble
<< 3;
302 rt2x00pci_register_read(rt2x00dev
, TXCSR1
, ®
);
303 rt2x00_set_field32(®
, TXCSR1_ACK_TIMEOUT
, ack_timeout
);
304 rt2x00_set_field32(®
, TXCSR1_ACK_CONSUME_TIME
, ack_consume_time
);
305 rt2x00pci_register_write(rt2x00dev
, TXCSR1
, reg
);
307 rt2x00pci_register_read(rt2x00dev
, ARCSR2
, ®
);
308 rt2x00_set_field32(®
, ARCSR2_SIGNAL
, 0x00 | preamble_mask
);
309 rt2x00_set_field32(®
, ARCSR2_SERVICE
, 0x04);
310 rt2x00_set_field32(®
, ARCSR2_LENGTH
, get_duration(ACK_SIZE
, 10));
311 rt2x00pci_register_write(rt2x00dev
, ARCSR2
, reg
);
313 rt2x00pci_register_read(rt2x00dev
, ARCSR3
, ®
);
314 rt2x00_set_field32(®
, ARCSR3_SIGNAL
, 0x01 | preamble_mask
);
315 rt2x00_set_field32(®
, ARCSR3_SERVICE
, 0x04);
316 rt2x00_set_field32(®
, ARCSR2_LENGTH
, get_duration(ACK_SIZE
, 20));
317 rt2x00pci_register_write(rt2x00dev
, ARCSR3
, reg
);
319 rt2x00pci_register_read(rt2x00dev
, ARCSR4
, ®
);
320 rt2x00_set_field32(®
, ARCSR4_SIGNAL
, 0x02 | preamble_mask
);
321 rt2x00_set_field32(®
, ARCSR4_SERVICE
, 0x04);
322 rt2x00_set_field32(®
, ARCSR2_LENGTH
, get_duration(ACK_SIZE
, 55));
323 rt2x00pci_register_write(rt2x00dev
, ARCSR4
, reg
);
325 rt2x00pci_register_read(rt2x00dev
, ARCSR5
, ®
);
326 rt2x00_set_field32(®
, ARCSR5_SIGNAL
, 0x03 | preamble_mask
);
327 rt2x00_set_field32(®
, ARCSR5_SERVICE
, 0x84);
328 rt2x00_set_field32(®
, ARCSR2_LENGTH
, get_duration(ACK_SIZE
, 110));
329 rt2x00pci_register_write(rt2x00dev
, ARCSR5
, reg
);
332 static void rt2400pci_config_phymode(struct rt2x00_dev
*rt2x00dev
,
333 const int basic_rate_mask
)
335 rt2x00pci_register_write(rt2x00dev
, ARCSR1
, basic_rate_mask
);
338 static void rt2400pci_config_channel(struct rt2x00_dev
*rt2x00dev
,
339 struct rf_channel
*rf
)
342 * Switch on tuning bits.
344 rt2x00_set_field32(&rf
->rf1
, RF1_TUNER
, 1);
345 rt2x00_set_field32(&rf
->rf3
, RF3_TUNER
, 1);
347 rt2400pci_rf_write(rt2x00dev
, 1, rf
->rf1
);
348 rt2400pci_rf_write(rt2x00dev
, 2, rf
->rf2
);
349 rt2400pci_rf_write(rt2x00dev
, 3, rf
->rf3
);
352 * RF2420 chipset don't need any additional actions.
354 if (rt2x00_rf(&rt2x00dev
->chip
, RF2420
))
358 * For the RT2421 chipsets we need to write an invalid
359 * reference clock rate to activate auto_tune.
360 * After that we set the value back to the correct channel.
362 rt2400pci_rf_write(rt2x00dev
, 1, rf
->rf1
);
363 rt2400pci_rf_write(rt2x00dev
, 2, 0x000c2a32);
364 rt2400pci_rf_write(rt2x00dev
, 3, rf
->rf3
);
368 rt2400pci_rf_write(rt2x00dev
, 1, rf
->rf1
);
369 rt2400pci_rf_write(rt2x00dev
, 2, rf
->rf2
);
370 rt2400pci_rf_write(rt2x00dev
, 3, rf
->rf3
);
375 * Switch off tuning bits.
377 rt2x00_set_field32(&rf
->rf1
, RF1_TUNER
, 0);
378 rt2x00_set_field32(&rf
->rf3
, RF3_TUNER
, 0);
380 rt2400pci_rf_write(rt2x00dev
, 1, rf
->rf1
);
381 rt2400pci_rf_write(rt2x00dev
, 3, rf
->rf3
);
384 * Clear false CRC during channel switch.
386 rt2x00pci_register_read(rt2x00dev
, CNT0
, &rf
->rf1
);
389 static void rt2400pci_config_txpower(struct rt2x00_dev
*rt2x00dev
, int txpower
)
391 rt2400pci_bbp_write(rt2x00dev
, 3, TXPOWER_TO_DEV(txpower
));
394 static void rt2400pci_config_antenna(struct rt2x00_dev
*rt2x00dev
,
395 struct antenna_setup
*ant
)
400 rt2400pci_bbp_read(rt2x00dev
, 4, &r4
);
401 rt2400pci_bbp_read(rt2x00dev
, 1, &r1
);
404 * Configure the TX antenna.
407 case ANTENNA_HW_DIVERSITY
:
408 rt2x00_set_field8(&r1
, BBP_R1_TX_ANTENNA
, 1);
411 rt2x00_set_field8(&r1
, BBP_R1_TX_ANTENNA
, 0);
413 case ANTENNA_SW_DIVERSITY
:
415 * NOTE: We should never come here because rt2x00lib is
416 * supposed to catch this and send us the correct antenna
417 * explicitely. However we are nog going to bug about this.
418 * Instead, just default to antenna B.
421 rt2x00_set_field8(&r1
, BBP_R1_TX_ANTENNA
, 2);
426 * Configure the RX antenna.
429 case ANTENNA_HW_DIVERSITY
:
430 rt2x00_set_field8(&r4
, BBP_R4_RX_ANTENNA
, 1);
433 rt2x00_set_field8(&r4
, BBP_R4_RX_ANTENNA
, 0);
435 case ANTENNA_SW_DIVERSITY
:
437 * NOTE: We should never come here because rt2x00lib is
438 * supposed to catch this and send us the correct antenna
439 * explicitely. However we are nog going to bug about this.
440 * Instead, just default to antenna B.
443 rt2x00_set_field8(&r4
, BBP_R4_RX_ANTENNA
, 2);
447 rt2400pci_bbp_write(rt2x00dev
, 4, r4
);
448 rt2400pci_bbp_write(rt2x00dev
, 1, r1
);
451 static void rt2400pci_config_duration(struct rt2x00_dev
*rt2x00dev
,
452 struct rt2x00lib_conf
*libconf
)
456 rt2x00pci_register_read(rt2x00dev
, CSR11
, ®
);
457 rt2x00_set_field32(®
, CSR11_SLOT_TIME
, libconf
->slot_time
);
458 rt2x00pci_register_write(rt2x00dev
, CSR11
, reg
);
460 rt2x00pci_register_read(rt2x00dev
, CSR18
, ®
);
461 rt2x00_set_field32(®
, CSR18_SIFS
, libconf
->sifs
);
462 rt2x00_set_field32(®
, CSR18_PIFS
, libconf
->pifs
);
463 rt2x00pci_register_write(rt2x00dev
, CSR18
, reg
);
465 rt2x00pci_register_read(rt2x00dev
, CSR19
, ®
);
466 rt2x00_set_field32(®
, CSR19_DIFS
, libconf
->difs
);
467 rt2x00_set_field32(®
, CSR19_EIFS
, libconf
->eifs
);
468 rt2x00pci_register_write(rt2x00dev
, CSR19
, reg
);
470 rt2x00pci_register_read(rt2x00dev
, TXCSR1
, ®
);
471 rt2x00_set_field32(®
, TXCSR1_TSF_OFFSET
, IEEE80211_HEADER
);
472 rt2x00_set_field32(®
, TXCSR1_AUTORESPONDER
, 1);
473 rt2x00pci_register_write(rt2x00dev
, TXCSR1
, reg
);
475 rt2x00pci_register_read(rt2x00dev
, CSR12
, ®
);
476 rt2x00_set_field32(®
, CSR12_BEACON_INTERVAL
,
477 libconf
->conf
->beacon_int
* 16);
478 rt2x00_set_field32(®
, CSR12_CFP_MAX_DURATION
,
479 libconf
->conf
->beacon_int
* 16);
480 rt2x00pci_register_write(rt2x00dev
, CSR12
, reg
);
483 static void rt2400pci_config(struct rt2x00_dev
*rt2x00dev
,
484 const unsigned int flags
,
485 struct rt2x00lib_conf
*libconf
)
487 if (flags
& CONFIG_UPDATE_PHYMODE
)
488 rt2400pci_config_phymode(rt2x00dev
, libconf
->basic_rates
);
489 if (flags
& CONFIG_UPDATE_CHANNEL
)
490 rt2400pci_config_channel(rt2x00dev
, &libconf
->rf
);
491 if (flags
& CONFIG_UPDATE_TXPOWER
)
492 rt2400pci_config_txpower(rt2x00dev
,
493 libconf
->conf
->power_level
);
494 if (flags
& CONFIG_UPDATE_ANTENNA
)
495 rt2400pci_config_antenna(rt2x00dev
, &libconf
->ant
);
496 if (flags
& (CONFIG_UPDATE_SLOT_TIME
| CONFIG_UPDATE_BEACON_INT
))
497 rt2400pci_config_duration(rt2x00dev
, libconf
);
500 static void rt2400pci_config_cw(struct rt2x00_dev
*rt2x00dev
,
501 struct ieee80211_tx_queue_params
*params
)
505 rt2x00pci_register_read(rt2x00dev
, CSR11
, ®
);
506 rt2x00_set_field32(®
, CSR11_CWMIN
, params
->cw_min
);
507 rt2x00_set_field32(®
, CSR11_CWMAX
, params
->cw_max
);
508 rt2x00pci_register_write(rt2x00dev
, CSR11
, reg
);
514 static void rt2400pci_enable_led(struct rt2x00_dev
*rt2x00dev
)
518 rt2x00pci_register_read(rt2x00dev
, LEDCSR
, ®
);
520 rt2x00_set_field32(®
, LEDCSR_ON_PERIOD
, 70);
521 rt2x00_set_field32(®
, LEDCSR_OFF_PERIOD
, 30);
522 rt2x00_set_field32(®
, LEDCSR_LINK
,
523 (rt2x00dev
->led_mode
!= LED_MODE_ASUS
));
524 rt2x00_set_field32(®
, LEDCSR_ACTIVITY
,
525 (rt2x00dev
->led_mode
!= LED_MODE_TXRX_ACTIVITY
));
526 rt2x00pci_register_write(rt2x00dev
, LEDCSR
, reg
);
529 static void rt2400pci_disable_led(struct rt2x00_dev
*rt2x00dev
)
533 rt2x00pci_register_read(rt2x00dev
, LEDCSR
, ®
);
534 rt2x00_set_field32(®
, LEDCSR_LINK
, 0);
535 rt2x00_set_field32(®
, LEDCSR_ACTIVITY
, 0);
536 rt2x00pci_register_write(rt2x00dev
, LEDCSR
, reg
);
542 static void rt2400pci_link_stats(struct rt2x00_dev
*rt2x00dev
,
543 struct link_qual
*qual
)
549 * Update FCS error count from register.
551 rt2x00pci_register_read(rt2x00dev
, CNT0
, ®
);
552 qual
->rx_failed
= rt2x00_get_field32(reg
, CNT0_FCS_ERROR
);
555 * Update False CCA count from register.
557 rt2400pci_bbp_read(rt2x00dev
, 39, &bbp
);
558 qual
->false_cca
= bbp
;
561 static void rt2400pci_reset_tuner(struct rt2x00_dev
*rt2x00dev
)
563 rt2400pci_bbp_write(rt2x00dev
, 13, 0x08);
564 rt2x00dev
->link
.vgc_level
= 0x08;
567 static void rt2400pci_link_tuner(struct rt2x00_dev
*rt2x00dev
)
572 * The link tuner should not run longer then 60 seconds,
573 * and should run once every 2 seconds.
575 if (rt2x00dev
->link
.count
> 60 || !(rt2x00dev
->link
.count
& 1))
579 * Base r13 link tuning on the false cca count.
581 rt2400pci_bbp_read(rt2x00dev
, 13, ®
);
583 if (rt2x00dev
->link
.qual
.false_cca
> 512 && reg
< 0x20) {
584 rt2400pci_bbp_write(rt2x00dev
, 13, ++reg
);
585 rt2x00dev
->link
.vgc_level
= reg
;
586 } else if (rt2x00dev
->link
.qual
.false_cca
< 100 && reg
> 0x08) {
587 rt2400pci_bbp_write(rt2x00dev
, 13, --reg
);
588 rt2x00dev
->link
.vgc_level
= reg
;
593 * Initialization functions.
595 static void rt2400pci_init_rxentry(struct rt2x00_dev
*rt2x00dev
,
596 struct data_entry
*entry
)
598 __le32
*rxd
= entry
->priv
;
601 rt2x00_desc_read(rxd
, 2, &word
);
602 rt2x00_set_field32(&word
, RXD_W2_BUFFER_LENGTH
, entry
->ring
->data_size
);
603 rt2x00_desc_write(rxd
, 2, word
);
605 rt2x00_desc_read(rxd
, 1, &word
);
606 rt2x00_set_field32(&word
, RXD_W1_BUFFER_ADDRESS
, entry
->data_dma
);
607 rt2x00_desc_write(rxd
, 1, word
);
609 rt2x00_desc_read(rxd
, 0, &word
);
610 rt2x00_set_field32(&word
, RXD_W0_OWNER_NIC
, 1);
611 rt2x00_desc_write(rxd
, 0, word
);
614 static void rt2400pci_init_txentry(struct rt2x00_dev
*rt2x00dev
,
615 struct data_entry
*entry
)
617 __le32
*txd
= entry
->priv
;
620 rt2x00_desc_read(txd
, 1, &word
);
621 rt2x00_set_field32(&word
, TXD_W1_BUFFER_ADDRESS
, entry
->data_dma
);
622 rt2x00_desc_write(txd
, 1, word
);
624 rt2x00_desc_read(txd
, 2, &word
);
625 rt2x00_set_field32(&word
, TXD_W2_BUFFER_LENGTH
, entry
->ring
->data_size
);
626 rt2x00_desc_write(txd
, 2, word
);
628 rt2x00_desc_read(txd
, 0, &word
);
629 rt2x00_set_field32(&word
, TXD_W0_VALID
, 0);
630 rt2x00_set_field32(&word
, TXD_W0_OWNER_NIC
, 0);
631 rt2x00_desc_write(txd
, 0, word
);
634 static int rt2400pci_init_rings(struct rt2x00_dev
*rt2x00dev
)
639 * Initialize registers.
641 rt2x00pci_register_read(rt2x00dev
, TXCSR2
, ®
);
642 rt2x00_set_field32(®
, TXCSR2_TXD_SIZE
,
643 rt2x00dev
->tx
[IEEE80211_TX_QUEUE_DATA0
].desc_size
);
644 rt2x00_set_field32(®
, TXCSR2_NUM_TXD
,
645 rt2x00dev
->tx
[IEEE80211_TX_QUEUE_DATA1
].stats
.limit
);
646 rt2x00_set_field32(®
, TXCSR2_NUM_ATIM
,
647 rt2x00dev
->bcn
[1].stats
.limit
);
648 rt2x00_set_field32(®
, TXCSR2_NUM_PRIO
,
649 rt2x00dev
->tx
[IEEE80211_TX_QUEUE_DATA0
].stats
.limit
);
650 rt2x00pci_register_write(rt2x00dev
, TXCSR2
, reg
);
652 rt2x00pci_register_read(rt2x00dev
, TXCSR3
, ®
);
653 rt2x00_set_field32(®
, TXCSR3_TX_RING_REGISTER
,
654 rt2x00dev
->tx
[IEEE80211_TX_QUEUE_DATA1
].data_dma
);
655 rt2x00pci_register_write(rt2x00dev
, TXCSR3
, reg
);
657 rt2x00pci_register_read(rt2x00dev
, TXCSR5
, ®
);
658 rt2x00_set_field32(®
, TXCSR5_PRIO_RING_REGISTER
,
659 rt2x00dev
->tx
[IEEE80211_TX_QUEUE_DATA0
].data_dma
);
660 rt2x00pci_register_write(rt2x00dev
, TXCSR5
, reg
);
662 rt2x00pci_register_read(rt2x00dev
, TXCSR4
, ®
);
663 rt2x00_set_field32(®
, TXCSR4_ATIM_RING_REGISTER
,
664 rt2x00dev
->bcn
[1].data_dma
);
665 rt2x00pci_register_write(rt2x00dev
, TXCSR4
, reg
);
667 rt2x00pci_register_read(rt2x00dev
, TXCSR6
, ®
);
668 rt2x00_set_field32(®
, TXCSR6_BEACON_RING_REGISTER
,
669 rt2x00dev
->bcn
[0].data_dma
);
670 rt2x00pci_register_write(rt2x00dev
, TXCSR6
, reg
);
672 rt2x00pci_register_read(rt2x00dev
, RXCSR1
, ®
);
673 rt2x00_set_field32(®
, RXCSR1_RXD_SIZE
, rt2x00dev
->rx
->desc_size
);
674 rt2x00_set_field32(®
, RXCSR1_NUM_RXD
, rt2x00dev
->rx
->stats
.limit
);
675 rt2x00pci_register_write(rt2x00dev
, RXCSR1
, reg
);
677 rt2x00pci_register_read(rt2x00dev
, RXCSR2
, ®
);
678 rt2x00_set_field32(®
, RXCSR2_RX_RING_REGISTER
,
679 rt2x00dev
->rx
->data_dma
);
680 rt2x00pci_register_write(rt2x00dev
, RXCSR2
, reg
);
685 static int rt2400pci_init_registers(struct rt2x00_dev
*rt2x00dev
)
689 rt2x00pci_register_write(rt2x00dev
, PSCSR0
, 0x00020002);
690 rt2x00pci_register_write(rt2x00dev
, PSCSR1
, 0x00000002);
691 rt2x00pci_register_write(rt2x00dev
, PSCSR2
, 0x00023f20);
692 rt2x00pci_register_write(rt2x00dev
, PSCSR3
, 0x00000002);
694 rt2x00pci_register_read(rt2x00dev
, TIMECSR
, ®
);
695 rt2x00_set_field32(®
, TIMECSR_US_COUNT
, 33);
696 rt2x00_set_field32(®
, TIMECSR_US_64_COUNT
, 63);
697 rt2x00_set_field32(®
, TIMECSR_BEACON_EXPECT
, 0);
698 rt2x00pci_register_write(rt2x00dev
, TIMECSR
, reg
);
700 rt2x00pci_register_read(rt2x00dev
, CSR9
, ®
);
701 rt2x00_set_field32(®
, CSR9_MAX_FRAME_UNIT
,
702 (rt2x00dev
->rx
->data_size
/ 128));
703 rt2x00pci_register_write(rt2x00dev
, CSR9
, reg
);
705 rt2x00pci_register_write(rt2x00dev
, CNT3
, 0x3f080000);
707 rt2x00pci_register_read(rt2x00dev
, ARCSR0
, ®
);
708 rt2x00_set_field32(®
, ARCSR0_AR_BBP_DATA0
, 133);
709 rt2x00_set_field32(®
, ARCSR0_AR_BBP_ID0
, 134);
710 rt2x00_set_field32(®
, ARCSR0_AR_BBP_DATA1
, 136);
711 rt2x00_set_field32(®
, ARCSR0_AR_BBP_ID1
, 135);
712 rt2x00pci_register_write(rt2x00dev
, ARCSR0
, reg
);
714 rt2x00pci_register_read(rt2x00dev
, RXCSR3
, ®
);
715 rt2x00_set_field32(®
, RXCSR3_BBP_ID0
, 3); /* Tx power.*/
716 rt2x00_set_field32(®
, RXCSR3_BBP_ID0_VALID
, 1);
717 rt2x00_set_field32(®
, RXCSR3_BBP_ID1
, 32); /* Signal */
718 rt2x00_set_field32(®
, RXCSR3_BBP_ID1_VALID
, 1);
719 rt2x00_set_field32(®
, RXCSR3_BBP_ID2
, 36); /* Rssi */
720 rt2x00_set_field32(®
, RXCSR3_BBP_ID2_VALID
, 1);
721 rt2x00pci_register_write(rt2x00dev
, RXCSR3
, reg
);
723 rt2x00pci_register_write(rt2x00dev
, PWRCSR0
, 0x3f3b3100);
725 if (rt2x00dev
->ops
->lib
->set_device_state(rt2x00dev
, STATE_AWAKE
))
728 rt2x00pci_register_write(rt2x00dev
, MACCSR0
, 0x00217223);
729 rt2x00pci_register_write(rt2x00dev
, MACCSR1
, 0x00235518);
731 rt2x00pci_register_read(rt2x00dev
, MACCSR2
, ®
);
732 rt2x00_set_field32(®
, MACCSR2_DELAY
, 64);
733 rt2x00pci_register_write(rt2x00dev
, MACCSR2
, reg
);
735 rt2x00pci_register_read(rt2x00dev
, RALINKCSR
, ®
);
736 rt2x00_set_field32(®
, RALINKCSR_AR_BBP_DATA0
, 17);
737 rt2x00_set_field32(®
, RALINKCSR_AR_BBP_ID0
, 154);
738 rt2x00_set_field32(®
, RALINKCSR_AR_BBP_DATA1
, 0);
739 rt2x00_set_field32(®
, RALINKCSR_AR_BBP_ID1
, 154);
740 rt2x00pci_register_write(rt2x00dev
, RALINKCSR
, reg
);
742 rt2x00pci_register_read(rt2x00dev
, CSR1
, ®
);
743 rt2x00_set_field32(®
, CSR1_SOFT_RESET
, 1);
744 rt2x00_set_field32(®
, CSR1_BBP_RESET
, 0);
745 rt2x00_set_field32(®
, CSR1_HOST_READY
, 0);
746 rt2x00pci_register_write(rt2x00dev
, CSR1
, reg
);
748 rt2x00pci_register_read(rt2x00dev
, CSR1
, ®
);
749 rt2x00_set_field32(®
, CSR1_SOFT_RESET
, 0);
750 rt2x00_set_field32(®
, CSR1_HOST_READY
, 1);
751 rt2x00pci_register_write(rt2x00dev
, CSR1
, reg
);
754 * We must clear the FCS and FIFO error count.
755 * These registers are cleared on read,
756 * so we may pass a useless variable to store the value.
758 rt2x00pci_register_read(rt2x00dev
, CNT0
, ®
);
759 rt2x00pci_register_read(rt2x00dev
, CNT4
, ®
);
764 static int rt2400pci_init_bbp(struct rt2x00_dev
*rt2x00dev
)
771 for (i
= 0; i
< REGISTER_BUSY_COUNT
; i
++) {
772 rt2400pci_bbp_read(rt2x00dev
, 0, &value
);
773 if ((value
!= 0xff) && (value
!= 0x00))
774 goto continue_csr_init
;
775 NOTICE(rt2x00dev
, "Waiting for BBP register.\n");
776 udelay(REGISTER_BUSY_DELAY
);
779 ERROR(rt2x00dev
, "BBP register access failed, aborting.\n");
783 rt2400pci_bbp_write(rt2x00dev
, 1, 0x00);
784 rt2400pci_bbp_write(rt2x00dev
, 3, 0x27);
785 rt2400pci_bbp_write(rt2x00dev
, 4, 0x08);
786 rt2400pci_bbp_write(rt2x00dev
, 10, 0x0f);
787 rt2400pci_bbp_write(rt2x00dev
, 15, 0x72);
788 rt2400pci_bbp_write(rt2x00dev
, 16, 0x74);
789 rt2400pci_bbp_write(rt2x00dev
, 17, 0x20);
790 rt2400pci_bbp_write(rt2x00dev
, 18, 0x72);
791 rt2400pci_bbp_write(rt2x00dev
, 19, 0x0b);
792 rt2400pci_bbp_write(rt2x00dev
, 20, 0x00);
793 rt2400pci_bbp_write(rt2x00dev
, 28, 0x11);
794 rt2400pci_bbp_write(rt2x00dev
, 29, 0x04);
795 rt2400pci_bbp_write(rt2x00dev
, 30, 0x21);
796 rt2400pci_bbp_write(rt2x00dev
, 31, 0x00);
798 DEBUG(rt2x00dev
, "Start initialization from EEPROM...\n");
799 for (i
= 0; i
< EEPROM_BBP_SIZE
; i
++) {
800 rt2x00_eeprom_read(rt2x00dev
, EEPROM_BBP_START
+ i
, &eeprom
);
802 if (eeprom
!= 0xffff && eeprom
!= 0x0000) {
803 reg_id
= rt2x00_get_field16(eeprom
, EEPROM_BBP_REG_ID
);
804 value
= rt2x00_get_field16(eeprom
, EEPROM_BBP_VALUE
);
805 DEBUG(rt2x00dev
, "BBP: 0x%02x, value: 0x%02x.\n",
807 rt2400pci_bbp_write(rt2x00dev
, reg_id
, value
);
810 DEBUG(rt2x00dev
, "...End initialization from EEPROM.\n");
816 * Device state switch handlers.
818 static void rt2400pci_toggle_rx(struct rt2x00_dev
*rt2x00dev
,
819 enum dev_state state
)
823 rt2x00pci_register_read(rt2x00dev
, RXCSR0
, ®
);
824 rt2x00_set_field32(®
, RXCSR0_DISABLE_RX
,
825 state
== STATE_RADIO_RX_OFF
);
826 rt2x00pci_register_write(rt2x00dev
, RXCSR0
, reg
);
829 static void rt2400pci_toggle_irq(struct rt2x00_dev
*rt2x00dev
,
830 enum dev_state state
)
832 int mask
= (state
== STATE_RADIO_IRQ_OFF
);
836 * When interrupts are being enabled, the interrupt registers
837 * should clear the register to assure a clean state.
839 if (state
== STATE_RADIO_IRQ_ON
) {
840 rt2x00pci_register_read(rt2x00dev
, CSR7
, ®
);
841 rt2x00pci_register_write(rt2x00dev
, CSR7
, reg
);
845 * Only toggle the interrupts bits we are going to use.
846 * Non-checked interrupt bits are disabled by default.
848 rt2x00pci_register_read(rt2x00dev
, CSR8
, ®
);
849 rt2x00_set_field32(®
, CSR8_TBCN_EXPIRE
, mask
);
850 rt2x00_set_field32(®
, CSR8_TXDONE_TXRING
, mask
);
851 rt2x00_set_field32(®
, CSR8_TXDONE_ATIMRING
, mask
);
852 rt2x00_set_field32(®
, CSR8_TXDONE_PRIORING
, mask
);
853 rt2x00_set_field32(®
, CSR8_RXDONE
, mask
);
854 rt2x00pci_register_write(rt2x00dev
, CSR8
, reg
);
857 static int rt2400pci_enable_radio(struct rt2x00_dev
*rt2x00dev
)
860 * Initialize all registers.
862 if (rt2400pci_init_rings(rt2x00dev
) ||
863 rt2400pci_init_registers(rt2x00dev
) ||
864 rt2400pci_init_bbp(rt2x00dev
)) {
865 ERROR(rt2x00dev
, "Register initialization failed.\n");
872 rt2400pci_toggle_irq(rt2x00dev
, STATE_RADIO_IRQ_ON
);
877 rt2400pci_enable_led(rt2x00dev
);
882 static void rt2400pci_disable_radio(struct rt2x00_dev
*rt2x00dev
)
889 rt2400pci_disable_led(rt2x00dev
);
891 rt2x00pci_register_write(rt2x00dev
, PWRCSR0
, 0);
894 * Disable synchronisation.
896 rt2x00pci_register_write(rt2x00dev
, CSR14
, 0);
901 rt2x00pci_register_read(rt2x00dev
, TXCSR0
, ®
);
902 rt2x00_set_field32(®
, TXCSR0_ABORT
, 1);
903 rt2x00pci_register_write(rt2x00dev
, TXCSR0
, reg
);
906 * Disable interrupts.
908 rt2400pci_toggle_irq(rt2x00dev
, STATE_RADIO_IRQ_OFF
);
911 static int rt2400pci_set_state(struct rt2x00_dev
*rt2x00dev
,
912 enum dev_state state
)
920 put_to_sleep
= (state
!= STATE_AWAKE
);
922 rt2x00pci_register_read(rt2x00dev
, PWRCSR1
, ®
);
923 rt2x00_set_field32(®
, PWRCSR1_SET_STATE
, 1);
924 rt2x00_set_field32(®
, PWRCSR1_BBP_DESIRE_STATE
, state
);
925 rt2x00_set_field32(®
, PWRCSR1_RF_DESIRE_STATE
, state
);
926 rt2x00_set_field32(®
, PWRCSR1_PUT_TO_SLEEP
, put_to_sleep
);
927 rt2x00pci_register_write(rt2x00dev
, PWRCSR1
, reg
);
930 * Device is not guaranteed to be in the requested state yet.
931 * We must wait until the register indicates that the
932 * device has entered the correct state.
934 for (i
= 0; i
< REGISTER_BUSY_COUNT
; i
++) {
935 rt2x00pci_register_read(rt2x00dev
, PWRCSR1
, ®
);
936 bbp_state
= rt2x00_get_field32(reg
, PWRCSR1_BBP_CURR_STATE
);
937 rf_state
= rt2x00_get_field32(reg
, PWRCSR1_RF_CURR_STATE
);
938 if (bbp_state
== state
&& rf_state
== state
)
943 NOTICE(rt2x00dev
, "Device failed to enter state %d, "
944 "current device state: bbp %d and rf %d.\n",
945 state
, bbp_state
, rf_state
);
950 static int rt2400pci_set_device_state(struct rt2x00_dev
*rt2x00dev
,
951 enum dev_state state
)
957 retval
= rt2400pci_enable_radio(rt2x00dev
);
959 case STATE_RADIO_OFF
:
960 rt2400pci_disable_radio(rt2x00dev
);
962 case STATE_RADIO_RX_ON
:
963 case STATE_RADIO_RX_ON_LINK
:
964 rt2400pci_toggle_rx(rt2x00dev
, STATE_RADIO_RX_ON
);
966 case STATE_RADIO_RX_OFF
:
967 case STATE_RADIO_RX_OFF_LINK
:
968 rt2400pci_toggle_rx(rt2x00dev
, STATE_RADIO_RX_OFF
);
970 case STATE_DEEP_SLEEP
:
974 retval
= rt2400pci_set_state(rt2x00dev
, state
);
985 * TX descriptor initialization
987 static void rt2400pci_write_tx_desc(struct rt2x00_dev
*rt2x00dev
,
989 struct txdata_entry_desc
*desc
,
990 struct ieee80211_tx_control
*control
)
992 struct skb_desc
*skbdesc
= get_skb_desc(skb
);
993 __le32
*txd
= skbdesc
->desc
;
997 * Start writing the descriptor words.
999 rt2x00_desc_read(txd
, 2, &word
);
1000 rt2x00_set_field32(&word
, TXD_W2_DATABYTE_COUNT
, skbdesc
->data_len
);
1001 rt2x00_desc_write(txd
, 2, word
);
1003 rt2x00_desc_read(txd
, 3, &word
);
1004 rt2x00_set_field32(&word
, TXD_W3_PLCP_SIGNAL
, desc
->signal
);
1005 rt2x00_set_field32(&word
, TXD_W3_PLCP_SIGNAL_REGNUM
, 5);
1006 rt2x00_set_field32(&word
, TXD_W3_PLCP_SIGNAL_BUSY
, 1);
1007 rt2x00_set_field32(&word
, TXD_W3_PLCP_SERVICE
, desc
->service
);
1008 rt2x00_set_field32(&word
, TXD_W3_PLCP_SERVICE_REGNUM
, 6);
1009 rt2x00_set_field32(&word
, TXD_W3_PLCP_SERVICE_BUSY
, 1);
1010 rt2x00_desc_write(txd
, 3, word
);
1012 rt2x00_desc_read(txd
, 4, &word
);
1013 rt2x00_set_field32(&word
, TXD_W4_PLCP_LENGTH_LOW
, desc
->length_low
);
1014 rt2x00_set_field32(&word
, TXD_W3_PLCP_LENGTH_LOW_REGNUM
, 8);
1015 rt2x00_set_field32(&word
, TXD_W3_PLCP_LENGTH_LOW_BUSY
, 1);
1016 rt2x00_set_field32(&word
, TXD_W4_PLCP_LENGTH_HIGH
, desc
->length_high
);
1017 rt2x00_set_field32(&word
, TXD_W3_PLCP_LENGTH_HIGH_REGNUM
, 7);
1018 rt2x00_set_field32(&word
, TXD_W3_PLCP_LENGTH_HIGH_BUSY
, 1);
1019 rt2x00_desc_write(txd
, 4, word
);
1021 rt2x00_desc_read(txd
, 0, &word
);
1022 rt2x00_set_field32(&word
, TXD_W0_OWNER_NIC
, 1);
1023 rt2x00_set_field32(&word
, TXD_W0_VALID
, 1);
1024 rt2x00_set_field32(&word
, TXD_W0_MORE_FRAG
,
1025 test_bit(ENTRY_TXD_MORE_FRAG
, &desc
->flags
));
1026 rt2x00_set_field32(&word
, TXD_W0_ACK
,
1027 test_bit(ENTRY_TXD_ACK
, &desc
->flags
));
1028 rt2x00_set_field32(&word
, TXD_W0_TIMESTAMP
,
1029 test_bit(ENTRY_TXD_REQ_TIMESTAMP
, &desc
->flags
));
1030 rt2x00_set_field32(&word
, TXD_W0_RTS
,
1031 test_bit(ENTRY_TXD_RTS_FRAME
, &desc
->flags
));
1032 rt2x00_set_field32(&word
, TXD_W0_IFS
, desc
->ifs
);
1033 rt2x00_set_field32(&word
, TXD_W0_RETRY_MODE
,
1035 IEEE80211_TXCTL_LONG_RETRY_LIMIT
));
1036 rt2x00_desc_write(txd
, 0, word
);
1040 * TX data initialization
1042 static void rt2400pci_kick_tx_queue(struct rt2x00_dev
*rt2x00dev
,
1047 if (queue
== IEEE80211_TX_QUEUE_BEACON
) {
1048 rt2x00pci_register_read(rt2x00dev
, CSR14
, ®
);
1049 if (!rt2x00_get_field32(reg
, CSR14_BEACON_GEN
)) {
1050 rt2x00_set_field32(®
, CSR14_BEACON_GEN
, 1);
1051 rt2x00pci_register_write(rt2x00dev
, CSR14
, reg
);
1056 rt2x00pci_register_read(rt2x00dev
, TXCSR0
, ®
);
1057 rt2x00_set_field32(®
, TXCSR0_KICK_PRIO
,
1058 (queue
== IEEE80211_TX_QUEUE_DATA0
));
1059 rt2x00_set_field32(®
, TXCSR0_KICK_TX
,
1060 (queue
== IEEE80211_TX_QUEUE_DATA1
));
1061 rt2x00_set_field32(®
, TXCSR0_KICK_ATIM
,
1062 (queue
== IEEE80211_TX_QUEUE_AFTER_BEACON
));
1063 rt2x00pci_register_write(rt2x00dev
, TXCSR0
, reg
);
1067 * RX control handlers
1069 static void rt2400pci_fill_rxdone(struct data_entry
*entry
,
1070 struct rxdata_entry_desc
*desc
)
1072 __le32
*rxd
= entry
->priv
;
1076 rt2x00_desc_read(rxd
, 0, &word0
);
1077 rt2x00_desc_read(rxd
, 2, &word2
);
1080 if (rt2x00_get_field32(word0
, RXD_W0_CRC_ERROR
))
1081 desc
->flags
|= RX_FLAG_FAILED_FCS_CRC
;
1082 if (rt2x00_get_field32(word0
, RXD_W0_PHYSICAL_ERROR
))
1083 desc
->flags
|= RX_FLAG_FAILED_PLCP_CRC
;
1086 * Obtain the status about this packet.
1088 desc
->signal
= rt2x00_get_field32(word2
, RXD_W2_SIGNAL
);
1089 desc
->rssi
= rt2x00_get_field32(word2
, RXD_W2_RSSI
) -
1090 entry
->ring
->rt2x00dev
->rssi_offset
;
1092 desc
->size
= rt2x00_get_field32(word0
, RXD_W0_DATABYTE_COUNT
);
1093 desc
->my_bss
= !!rt2x00_get_field32(word0
, RXD_W0_MY_BSS
);
1097 * Interrupt functions.
1099 static void rt2400pci_txdone(struct rt2x00_dev
*rt2x00dev
, const int queue
)
1101 struct data_ring
*ring
= rt2x00lib_get_ring(rt2x00dev
, queue
);
1102 struct data_entry
*entry
;
1108 while (!rt2x00_ring_empty(ring
)) {
1109 entry
= rt2x00_get_data_entry_done(ring
);
1111 rt2x00_desc_read(txd
, 0, &word
);
1113 if (rt2x00_get_field32(word
, TXD_W0_OWNER_NIC
) ||
1114 !rt2x00_get_field32(word
, TXD_W0_VALID
))
1118 * Obtain the status about this packet.
1120 tx_status
= rt2x00_get_field32(word
, TXD_W0_RESULT
);
1121 retry
= rt2x00_get_field32(word
, TXD_W0_RETRY_COUNT
);
1123 rt2x00pci_txdone(rt2x00dev
, entry
, tx_status
, retry
);
1127 static irqreturn_t
rt2400pci_interrupt(int irq
, void *dev_instance
)
1129 struct rt2x00_dev
*rt2x00dev
= dev_instance
;
1133 * Get the interrupt sources & saved to local variable.
1134 * Write register value back to clear pending interrupts.
1136 rt2x00pci_register_read(rt2x00dev
, CSR7
, ®
);
1137 rt2x00pci_register_write(rt2x00dev
, CSR7
, reg
);
1142 if (!test_bit(DEVICE_ENABLED_RADIO
, &rt2x00dev
->flags
))
1146 * Handle interrupts, walk through all bits
1147 * and run the tasks, the bits are checked in order of
1152 * 1 - Beacon timer expired interrupt.
1154 if (rt2x00_get_field32(reg
, CSR7_TBCN_EXPIRE
))
1155 rt2x00lib_beacondone(rt2x00dev
);
1158 * 2 - Rx ring done interrupt.
1160 if (rt2x00_get_field32(reg
, CSR7_RXDONE
))
1161 rt2x00pci_rxdone(rt2x00dev
);
1164 * 3 - Atim ring transmit done interrupt.
1166 if (rt2x00_get_field32(reg
, CSR7_TXDONE_ATIMRING
))
1167 rt2400pci_txdone(rt2x00dev
, IEEE80211_TX_QUEUE_AFTER_BEACON
);
1170 * 4 - Priority ring transmit done interrupt.
1172 if (rt2x00_get_field32(reg
, CSR7_TXDONE_PRIORING
))
1173 rt2400pci_txdone(rt2x00dev
, IEEE80211_TX_QUEUE_DATA0
);
1176 * 5 - Tx ring transmit done interrupt.
1178 if (rt2x00_get_field32(reg
, CSR7_TXDONE_TXRING
))
1179 rt2400pci_txdone(rt2x00dev
, IEEE80211_TX_QUEUE_DATA1
);
1185 * Device probe functions.
1187 static int rt2400pci_validate_eeprom(struct rt2x00_dev
*rt2x00dev
)
1189 struct eeprom_93cx6 eeprom
;
1194 rt2x00pci_register_read(rt2x00dev
, CSR21
, ®
);
1196 eeprom
.data
= rt2x00dev
;
1197 eeprom
.register_read
= rt2400pci_eepromregister_read
;
1198 eeprom
.register_write
= rt2400pci_eepromregister_write
;
1199 eeprom
.width
= rt2x00_get_field32(reg
, CSR21_TYPE_93C46
) ?
1200 PCI_EEPROM_WIDTH_93C46
: PCI_EEPROM_WIDTH_93C66
;
1201 eeprom
.reg_data_in
= 0;
1202 eeprom
.reg_data_out
= 0;
1203 eeprom
.reg_data_clock
= 0;
1204 eeprom
.reg_chip_select
= 0;
1206 eeprom_93cx6_multiread(&eeprom
, EEPROM_BASE
, rt2x00dev
->eeprom
,
1207 EEPROM_SIZE
/ sizeof(u16
));
1210 * Start validation of the data that has been read.
1212 mac
= rt2x00_eeprom_addr(rt2x00dev
, EEPROM_MAC_ADDR_0
);
1213 if (!is_valid_ether_addr(mac
)) {
1214 DECLARE_MAC_BUF(macbuf
);
1216 random_ether_addr(mac
);
1217 EEPROM(rt2x00dev
, "MAC: %s\n", print_mac(macbuf
, mac
));
1220 rt2x00_eeprom_read(rt2x00dev
, EEPROM_ANTENNA
, &word
);
1221 if (word
== 0xffff) {
1222 ERROR(rt2x00dev
, "Invalid EEPROM data detected.\n");
1229 static int rt2400pci_init_eeprom(struct rt2x00_dev
*rt2x00dev
)
1236 * Read EEPROM word for configuration.
1238 rt2x00_eeprom_read(rt2x00dev
, EEPROM_ANTENNA
, &eeprom
);
1241 * Identify RF chipset.
1243 value
= rt2x00_get_field16(eeprom
, EEPROM_ANTENNA_RF_TYPE
);
1244 rt2x00pci_register_read(rt2x00dev
, CSR0
, ®
);
1245 rt2x00_set_chip(rt2x00dev
, RT2460
, value
, reg
);
1247 if (!rt2x00_rf(&rt2x00dev
->chip
, RF2420
) &&
1248 !rt2x00_rf(&rt2x00dev
->chip
, RF2421
)) {
1249 ERROR(rt2x00dev
, "Invalid RF chipset detected.\n");
1254 * Identify default antenna configuration.
1256 rt2x00dev
->default_ant
.tx
=
1257 rt2x00_get_field16(eeprom
, EEPROM_ANTENNA_TX_DEFAULT
);
1258 rt2x00dev
->default_ant
.rx
=
1259 rt2x00_get_field16(eeprom
, EEPROM_ANTENNA_RX_DEFAULT
);
1262 * When the eeprom indicates SW_DIVERSITY use HW_DIVERSITY instead.
1263 * I am not 100% sure about this, but the legacy drivers do not
1264 * indicate antenna swapping in software is required when
1265 * diversity is enabled.
1267 if (rt2x00dev
->default_ant
.tx
== ANTENNA_SW_DIVERSITY
)
1268 rt2x00dev
->default_ant
.tx
= ANTENNA_HW_DIVERSITY
;
1269 if (rt2x00dev
->default_ant
.rx
== ANTENNA_SW_DIVERSITY
)
1270 rt2x00dev
->default_ant
.rx
= ANTENNA_HW_DIVERSITY
;
1273 * Store led mode, for correct led behaviour.
1275 rt2x00dev
->led_mode
=
1276 rt2x00_get_field16(eeprom
, EEPROM_ANTENNA_LED_MODE
);
1279 * Detect if this device has an hardware controlled radio.
1281 #ifdef CONFIG_RT2400PCI_RFKILL
1282 if (rt2x00_get_field16(eeprom
, EEPROM_ANTENNA_HARDWARE_RADIO
))
1283 __set_bit(CONFIG_SUPPORT_HW_BUTTON
, &rt2x00dev
->flags
);
1284 #endif /* CONFIG_RT2400PCI_RFKILL */
1287 * Check if the BBP tuning should be enabled.
1289 if (!rt2x00_get_field16(eeprom
, EEPROM_ANTENNA_RX_AGCVGC_TUNING
))
1290 __set_bit(CONFIG_DISABLE_LINK_TUNING
, &rt2x00dev
->flags
);
1296 * RF value list for RF2420 & RF2421
1299 static const struct rf_channel rf_vals_bg
[] = {
1300 { 1, 0x00022058, 0x000c1fda, 0x00000101, 0 },
1301 { 2, 0x00022058, 0x000c1fee, 0x00000101, 0 },
1302 { 3, 0x00022058, 0x000c2002, 0x00000101, 0 },
1303 { 4, 0x00022058, 0x000c2016, 0x00000101, 0 },
1304 { 5, 0x00022058, 0x000c202a, 0x00000101, 0 },
1305 { 6, 0x00022058, 0x000c203e, 0x00000101, 0 },
1306 { 7, 0x00022058, 0x000c2052, 0x00000101, 0 },
1307 { 8, 0x00022058, 0x000c2066, 0x00000101, 0 },
1308 { 9, 0x00022058, 0x000c207a, 0x00000101, 0 },
1309 { 10, 0x00022058, 0x000c208e, 0x00000101, 0 },
1310 { 11, 0x00022058, 0x000c20a2, 0x00000101, 0 },
1311 { 12, 0x00022058, 0x000c20b6, 0x00000101, 0 },
1312 { 13, 0x00022058, 0x000c20ca, 0x00000101, 0 },
1313 { 14, 0x00022058, 0x000c20fa, 0x00000101, 0 },
1316 static void rt2400pci_probe_hw_mode(struct rt2x00_dev
*rt2x00dev
)
1318 struct hw_mode_spec
*spec
= &rt2x00dev
->spec
;
1323 * Initialize all hw fields.
1325 rt2x00dev
->hw
->flags
= IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING
;
1326 rt2x00dev
->hw
->extra_tx_headroom
= 0;
1327 rt2x00dev
->hw
->max_signal
= MAX_SIGNAL
;
1328 rt2x00dev
->hw
->max_rssi
= MAX_RX_SSI
;
1329 rt2x00dev
->hw
->queues
= 2;
1331 SET_IEEE80211_DEV(rt2x00dev
->hw
, &rt2x00dev_pci(rt2x00dev
)->dev
);
1332 SET_IEEE80211_PERM_ADDR(rt2x00dev
->hw
,
1333 rt2x00_eeprom_addr(rt2x00dev
,
1334 EEPROM_MAC_ADDR_0
));
1337 * Convert tx_power array in eeprom.
1339 txpower
= rt2x00_eeprom_addr(rt2x00dev
, EEPROM_TXPOWER_START
);
1340 for (i
= 0; i
< 14; i
++)
1341 txpower
[i
] = TXPOWER_FROM_DEV(txpower
[i
]);
1344 * Initialize hw_mode information.
1346 spec
->num_modes
= 1;
1347 spec
->num_rates
= 4;
1348 spec
->tx_power_a
= NULL
;
1349 spec
->tx_power_bg
= txpower
;
1350 spec
->tx_power_default
= DEFAULT_TXPOWER
;
1352 spec
->num_channels
= ARRAY_SIZE(rf_vals_bg
);
1353 spec
->channels
= rf_vals_bg
;
1356 static int rt2400pci_probe_hw(struct rt2x00_dev
*rt2x00dev
)
1361 * Allocate eeprom data.
1363 retval
= rt2400pci_validate_eeprom(rt2x00dev
);
1367 retval
= rt2400pci_init_eeprom(rt2x00dev
);
1372 * Initialize hw specifications.
1374 rt2400pci_probe_hw_mode(rt2x00dev
);
1377 * This device requires the beacon ring
1379 __set_bit(DRIVER_REQUIRE_BEACON_RING
, &rt2x00dev
->flags
);
1382 * Set the rssi offset.
1384 rt2x00dev
->rssi_offset
= DEFAULT_RSSI_OFFSET
;
1390 * IEEE80211 stack callback functions.
1392 static void rt2400pci_configure_filter(struct ieee80211_hw
*hw
,
1393 unsigned int changed_flags
,
1394 unsigned int *total_flags
,
1396 struct dev_addr_list
*mc_list
)
1398 struct rt2x00_dev
*rt2x00dev
= hw
->priv
;
1402 * Mask off any flags we are going to ignore from
1403 * the total_flags field.
1414 * Apply some rules to the filters:
1415 * - Some filters imply different filters to be set.
1416 * - Some things we can't filter out at all.
1418 *total_flags
|= FIF_ALLMULTI
;
1419 if (*total_flags
& FIF_OTHER_BSS
||
1420 *total_flags
& FIF_PROMISC_IN_BSS
)
1421 *total_flags
|= FIF_PROMISC_IN_BSS
| FIF_OTHER_BSS
;
1424 * Check if there is any work left for us.
1426 if (rt2x00dev
->packet_filter
== *total_flags
)
1428 rt2x00dev
->packet_filter
= *total_flags
;
1431 * Start configuration steps.
1432 * Note that the version error will always be dropped
1433 * since there is no filter for it at this time.
1435 rt2x00pci_register_read(rt2x00dev
, RXCSR0
, ®
);
1436 rt2x00_set_field32(®
, RXCSR0_DROP_CRC
,
1437 !(*total_flags
& FIF_FCSFAIL
));
1438 rt2x00_set_field32(®
, RXCSR0_DROP_PHYSICAL
,
1439 !(*total_flags
& FIF_PLCPFAIL
));
1440 rt2x00_set_field32(®
, RXCSR0_DROP_CONTROL
,
1441 !(*total_flags
& FIF_CONTROL
));
1442 rt2x00_set_field32(®
, RXCSR0_DROP_NOT_TO_ME
,
1443 !(*total_flags
& FIF_PROMISC_IN_BSS
));
1444 rt2x00_set_field32(®
, RXCSR0_DROP_TODS
,
1445 !(*total_flags
& FIF_PROMISC_IN_BSS
));
1446 rt2x00_set_field32(®
, RXCSR0_DROP_VERSION_ERROR
, 1);
1447 rt2x00pci_register_write(rt2x00dev
, RXCSR0
, reg
);
1450 static int rt2400pci_set_retry_limit(struct ieee80211_hw
*hw
,
1451 u32 short_retry
, u32 long_retry
)
1453 struct rt2x00_dev
*rt2x00dev
= hw
->priv
;
1456 rt2x00pci_register_read(rt2x00dev
, CSR11
, ®
);
1457 rt2x00_set_field32(®
, CSR11_LONG_RETRY
, long_retry
);
1458 rt2x00_set_field32(®
, CSR11_SHORT_RETRY
, short_retry
);
1459 rt2x00pci_register_write(rt2x00dev
, CSR11
, reg
);
1464 static int rt2400pci_conf_tx(struct ieee80211_hw
*hw
,
1466 const struct ieee80211_tx_queue_params
*params
)
1468 struct rt2x00_dev
*rt2x00dev
= hw
->priv
;
1471 * We don't support variating cw_min and cw_max variables
1472 * per queue. So by default we only configure the TX queue,
1473 * and ignore all other configurations.
1475 if (queue
!= IEEE80211_TX_QUEUE_DATA0
)
1478 if (rt2x00mac_conf_tx(hw
, queue
, params
))
1482 * Write configuration to register.
1484 rt2400pci_config_cw(rt2x00dev
, &rt2x00dev
->tx
->tx_params
);
1489 static u64
rt2400pci_get_tsf(struct ieee80211_hw
*hw
)
1491 struct rt2x00_dev
*rt2x00dev
= hw
->priv
;
1495 rt2x00pci_register_read(rt2x00dev
, CSR17
, ®
);
1496 tsf
= (u64
) rt2x00_get_field32(reg
, CSR17_HIGH_TSFTIMER
) << 32;
1497 rt2x00pci_register_read(rt2x00dev
, CSR16
, ®
);
1498 tsf
|= rt2x00_get_field32(reg
, CSR16_LOW_TSFTIMER
);
1503 static void rt2400pci_reset_tsf(struct ieee80211_hw
*hw
)
1505 struct rt2x00_dev
*rt2x00dev
= hw
->priv
;
1507 rt2x00pci_register_write(rt2x00dev
, CSR16
, 0);
1508 rt2x00pci_register_write(rt2x00dev
, CSR17
, 0);
1511 static int rt2400pci_tx_last_beacon(struct ieee80211_hw
*hw
)
1513 struct rt2x00_dev
*rt2x00dev
= hw
->priv
;
1516 rt2x00pci_register_read(rt2x00dev
, CSR15
, ®
);
1517 return rt2x00_get_field32(reg
, CSR15_BEACON_SENT
);
1520 static const struct ieee80211_ops rt2400pci_mac80211_ops
= {
1522 .start
= rt2x00mac_start
,
1523 .stop
= rt2x00mac_stop
,
1524 .add_interface
= rt2x00mac_add_interface
,
1525 .remove_interface
= rt2x00mac_remove_interface
,
1526 .config
= rt2x00mac_config
,
1527 .config_interface
= rt2x00mac_config_interface
,
1528 .configure_filter
= rt2400pci_configure_filter
,
1529 .get_stats
= rt2x00mac_get_stats
,
1530 .set_retry_limit
= rt2400pci_set_retry_limit
,
1531 .bss_info_changed
= rt2x00mac_bss_info_changed
,
1532 .conf_tx
= rt2400pci_conf_tx
,
1533 .get_tx_stats
= rt2x00mac_get_tx_stats
,
1534 .get_tsf
= rt2400pci_get_tsf
,
1535 .reset_tsf
= rt2400pci_reset_tsf
,
1536 .beacon_update
= rt2x00pci_beacon_update
,
1537 .tx_last_beacon
= rt2400pci_tx_last_beacon
,
1540 static const struct rt2x00lib_ops rt2400pci_rt2x00_ops
= {
1541 .irq_handler
= rt2400pci_interrupt
,
1542 .probe_hw
= rt2400pci_probe_hw
,
1543 .initialize
= rt2x00pci_initialize
,
1544 .uninitialize
= rt2x00pci_uninitialize
,
1545 .init_rxentry
= rt2400pci_init_rxentry
,
1546 .init_txentry
= rt2400pci_init_txentry
,
1547 .set_device_state
= rt2400pci_set_device_state
,
1548 .rfkill_poll
= rt2400pci_rfkill_poll
,
1549 .link_stats
= rt2400pci_link_stats
,
1550 .reset_tuner
= rt2400pci_reset_tuner
,
1551 .link_tuner
= rt2400pci_link_tuner
,
1552 .write_tx_desc
= rt2400pci_write_tx_desc
,
1553 .write_tx_data
= rt2x00pci_write_tx_data
,
1554 .kick_tx_queue
= rt2400pci_kick_tx_queue
,
1555 .fill_rxdone
= rt2400pci_fill_rxdone
,
1556 .config_mac_addr
= rt2400pci_config_mac_addr
,
1557 .config_bssid
= rt2400pci_config_bssid
,
1558 .config_type
= rt2400pci_config_type
,
1559 .config_preamble
= rt2400pci_config_preamble
,
1560 .config
= rt2400pci_config
,
1563 static const struct rt2x00_ops rt2400pci_ops
= {
1564 .name
= KBUILD_MODNAME
,
1565 .rxd_size
= RXD_DESC_SIZE
,
1566 .txd_size
= TXD_DESC_SIZE
,
1567 .eeprom_size
= EEPROM_SIZE
,
1569 .lib
= &rt2400pci_rt2x00_ops
,
1570 .hw
= &rt2400pci_mac80211_ops
,
1571 #ifdef CONFIG_RT2X00_LIB_DEBUGFS
1572 .debugfs
= &rt2400pci_rt2x00debug
,
1573 #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
1577 * RT2400pci module information.
1579 static struct pci_device_id rt2400pci_device_table
[] = {
1580 { PCI_DEVICE(0x1814, 0x0101), PCI_DEVICE_DATA(&rt2400pci_ops
) },
1584 MODULE_AUTHOR(DRV_PROJECT
);
1585 MODULE_VERSION(DRV_VERSION
);
1586 MODULE_DESCRIPTION("Ralink RT2400 PCI & PCMCIA Wireless LAN driver.");
1587 MODULE_SUPPORTED_DEVICE("Ralink RT2460 PCI & PCMCIA chipset based cards");
1588 MODULE_DEVICE_TABLE(pci
, rt2400pci_device_table
);
1589 MODULE_LICENSE("GPL");
1591 static struct pci_driver rt2400pci_driver
= {
1592 .name
= KBUILD_MODNAME
,
1593 .id_table
= rt2400pci_device_table
,
1594 .probe
= rt2x00pci_probe
,
1595 .remove
= __devexit_p(rt2x00pci_remove
),
1596 .suspend
= rt2x00pci_suspend
,
1597 .resume
= rt2x00pci_resume
,
1600 static int __init
rt2400pci_init(void)
1602 return pci_register_driver(&rt2400pci_driver
);
1605 static void __exit
rt2400pci_exit(void)
1607 pci_unregister_driver(&rt2400pci_driver
);
1610 module_init(rt2400pci_init
);
1611 module_exit(rt2400pci_exit
);