2 * PowerPC64 SLB support.
4 * Copyright (C) 2004 David Gibson <dwg@au.ibm.com>, IBM
5 * Based on earlier code writteh by:
6 * Dave Engebretsen and Mike Corrigan {engebret|mikejc}@us.ibm.com
7 * Copyright (c) 2001 Dave Engebretsen
8 * Copyright (C) 2002 Anton Blanchard <anton@au.ibm.com>, IBM
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License
13 * as published by the Free Software Foundation; either version
14 * 2 of the License, or (at your option) any later version.
19 #include <asm/pgtable.h>
21 #include <asm/mmu_context.h>
23 #include <asm/cputable.h>
24 #include <asm/cacheflush.h>
26 #include <asm/firmware.h>
27 #include <linux/compiler.h>
31 #define DBG(fmt...) udbg_printf(fmt)
36 extern void slb_allocate_realmode(unsigned long ea
);
37 extern void slb_allocate_user(unsigned long ea
);
39 static void slb_allocate(unsigned long ea
)
41 /* Currently, we do real mode for all SLBs including user, but
42 * that will change if we bring back dynamic VSIDs
44 slb_allocate_realmode(ea
);
47 static inline unsigned long mk_esid_data(unsigned long ea
, int ssize
,
52 mask
= (ssize
== MMU_SEGSIZE_256M
)? ESID_MASK
: ESID_MASK_1T
;
53 return (ea
& mask
) | SLB_ESID_V
| slot
;
56 #define slb_vsid_shift(ssize) \
57 ((ssize) == MMU_SEGSIZE_256M? SLB_VSID_SHIFT: SLB_VSID_SHIFT_1T)
59 static inline unsigned long mk_vsid_data(unsigned long ea
, int ssize
,
62 return (get_kernel_vsid(ea
, ssize
) << slb_vsid_shift(ssize
)) | flags
|
63 ((unsigned long) ssize
<< SLB_VSID_SSIZE_SHIFT
);
66 static inline void slb_shadow_update(unsigned long ea
, int ssize
,
71 * Clear the ESID first so the entry is not valid while we are
72 * updating it. No write barriers are needed here, provided
73 * we only update the current CPU's SLB shadow buffer.
75 get_slb_shadow()->save_area
[entry
].esid
= 0;
76 get_slb_shadow()->save_area
[entry
].vsid
= mk_vsid_data(ea
, ssize
, flags
);
77 get_slb_shadow()->save_area
[entry
].esid
= mk_esid_data(ea
, ssize
, entry
);
80 static inline void slb_shadow_clear(unsigned long entry
)
82 get_slb_shadow()->save_area
[entry
].esid
= 0;
85 static inline void create_shadowed_slbe(unsigned long ea
, int ssize
,
90 * Updating the shadow buffer before writing the SLB ensures
91 * we don't get a stale entry here if we get preempted by PHYP
92 * between these two statements.
94 slb_shadow_update(ea
, ssize
, flags
, entry
);
96 asm volatile("slbmte %0,%1" :
97 : "r" (mk_vsid_data(ea
, ssize
, flags
)),
98 "r" (mk_esid_data(ea
, ssize
, entry
))
102 void slb_flush_and_rebolt(void)
104 /* If you change this make sure you change SLB_NUM_BOLTED
105 * appropriately too. */
106 unsigned long linear_llp
, vmalloc_llp
, lflags
, vflags
;
107 unsigned long ksp_esid_data
, ksp_vsid_data
;
109 WARN_ON(!irqs_disabled());
111 linear_llp
= mmu_psize_defs
[mmu_linear_psize
].sllp
;
112 vmalloc_llp
= mmu_psize_defs
[mmu_vmalloc_psize
].sllp
;
113 lflags
= SLB_VSID_KERNEL
| linear_llp
;
114 vflags
= SLB_VSID_KERNEL
| vmalloc_llp
;
116 ksp_esid_data
= mk_esid_data(get_paca()->kstack
, mmu_kernel_ssize
, 2);
117 if ((ksp_esid_data
& ~0xfffffffUL
) <= PAGE_OFFSET
) {
118 ksp_esid_data
&= ~SLB_ESID_V
;
122 /* Update stack entry; others don't change */
123 slb_shadow_update(get_paca()->kstack
, mmu_kernel_ssize
, lflags
, 2);
124 ksp_vsid_data
= get_slb_shadow()->save_area
[2].vsid
;
127 /* We need to do this all in asm, so we're sure we don't touch
128 * the stack between the slbia and rebolting it. */
129 asm volatile("isync\n"
131 /* Slot 1 - first VMALLOC segment */
133 /* Slot 2 - kernel stack */
136 :: "r"(mk_vsid_data(VMALLOC_START
, mmu_kernel_ssize
, vflags
)),
137 "r"(mk_esid_data(VMALLOC_START
, mmu_kernel_ssize
, 1)),
143 void slb_vmalloc_update(void)
145 unsigned long vflags
;
147 vflags
= SLB_VSID_KERNEL
| mmu_psize_defs
[mmu_vmalloc_psize
].sllp
;
148 slb_shadow_update(VMALLOC_START
, mmu_kernel_ssize
, vflags
, 1);
149 slb_flush_and_rebolt();
152 /* Helper function to compare esids. There are four cases to handle.
153 * 1. The system is not 1T segment size capable. Use the GET_ESID compare.
154 * 2. The system is 1T capable, both addresses are < 1T, use the GET_ESID compare.
155 * 3. The system is 1T capable, only one of the two addresses is > 1T. This is not a match.
156 * 4. The system is 1T capable, both addresses are > 1T, use the GET_ESID_1T macro to compare.
158 static inline int esids_match(unsigned long addr1
, unsigned long addr2
)
162 /* System is not 1T segment size capable. */
163 if (!cpu_has_feature(CPU_FTR_1T_SEGMENT
))
164 return (GET_ESID(addr1
) == GET_ESID(addr2
));
166 esid_1t_count
= (((addr1
>> SID_SHIFT_1T
) != 0) +
167 ((addr2
>> SID_SHIFT_1T
) != 0));
169 /* both addresses are < 1T */
170 if (esid_1t_count
== 0)
171 return (GET_ESID(addr1
) == GET_ESID(addr2
));
173 /* One address < 1T, the other > 1T. Not a match */
174 if (esid_1t_count
== 1)
177 /* Both addresses are > 1T. */
178 return (GET_ESID_1T(addr1
) == GET_ESID_1T(addr2
));
181 /* Flush all user entries from the segment table of the current processor. */
182 void switch_slb(struct task_struct
*tsk
, struct mm_struct
*mm
)
184 unsigned long offset
= get_paca()->slb_cache_ptr
;
185 unsigned long slbie_data
= 0;
186 unsigned long pc
= KSTK_EIP(tsk
);
187 unsigned long stack
= KSTK_ESP(tsk
);
188 unsigned long unmapped_base
;
190 if (!cpu_has_feature(CPU_FTR_NO_SLBIE_B
) &&
191 offset
<= SLB_CACHE_ENTRIES
) {
193 asm volatile("isync" : : : "memory");
194 for (i
= 0; i
< offset
; i
++) {
195 slbie_data
= (unsigned long)get_paca()->slb_cache
[i
]
196 << SID_SHIFT
; /* EA */
197 slbie_data
|= user_segment_size(slbie_data
)
198 << SLBIE_SSIZE_SHIFT
;
199 slbie_data
|= SLBIE_C
; /* C set for user addresses */
200 asm volatile("slbie %0" : : "r" (slbie_data
));
202 asm volatile("isync" : : : "memory");
204 slb_flush_and_rebolt();
207 /* Workaround POWER5 < DD2.1 issue */
208 if (offset
== 1 || offset
> SLB_CACHE_ENTRIES
)
209 asm volatile("slbie %0" : : "r" (slbie_data
));
211 get_paca()->slb_cache_ptr
= 0;
212 get_paca()->context
= mm
->context
;
215 * preload some userspace segments into the SLB.
217 if (test_tsk_thread_flag(tsk
, TIF_32BIT
))
218 unmapped_base
= TASK_UNMAPPED_BASE_USER32
;
220 unmapped_base
= TASK_UNMAPPED_BASE_USER64
;
222 if (is_kernel_addr(pc
))
226 if (esids_match(pc
,stack
))
229 if (is_kernel_addr(stack
))
233 if (esids_match(pc
,unmapped_base
) || esids_match(stack
,unmapped_base
))
236 if (is_kernel_addr(unmapped_base
))
238 slb_allocate(unmapped_base
);
241 static inline void patch_slb_encoding(unsigned int *insn_addr
,
244 /* Assume the instruction had a "0" immediate value, just
245 * "or" in the new value
248 flush_icache_range((unsigned long)insn_addr
, 4+
249 (unsigned long)insn_addr
);
252 void slb_initialize(void)
254 unsigned long linear_llp
, vmalloc_llp
, io_llp
;
255 unsigned long lflags
, vflags
;
256 static int slb_encoding_inited
;
257 extern unsigned int *slb_miss_kernel_load_linear
;
258 extern unsigned int *slb_miss_kernel_load_io
;
259 extern unsigned int *slb_compare_rr_to_size
;
261 /* Prepare our SLB miss handler based on our page size */
262 linear_llp
= mmu_psize_defs
[mmu_linear_psize
].sllp
;
263 io_llp
= mmu_psize_defs
[mmu_io_psize
].sllp
;
264 vmalloc_llp
= mmu_psize_defs
[mmu_vmalloc_psize
].sllp
;
265 get_paca()->vmalloc_sllp
= SLB_VSID_KERNEL
| vmalloc_llp
;
267 if (!slb_encoding_inited
) {
268 slb_encoding_inited
= 1;
269 patch_slb_encoding(slb_miss_kernel_load_linear
,
270 SLB_VSID_KERNEL
| linear_llp
);
271 patch_slb_encoding(slb_miss_kernel_load_io
,
272 SLB_VSID_KERNEL
| io_llp
);
273 patch_slb_encoding(slb_compare_rr_to_size
,
276 DBG("SLB: linear LLP = %04x\n", linear_llp
);
277 DBG("SLB: io LLP = %04x\n", io_llp
);
280 get_paca()->stab_rr
= SLB_NUM_BOLTED
;
282 /* On iSeries the bolted entries have already been set up by
283 * the hypervisor from the lparMap data in head.S */
284 if (firmware_has_feature(FW_FEATURE_ISERIES
))
287 lflags
= SLB_VSID_KERNEL
| linear_llp
;
288 vflags
= SLB_VSID_KERNEL
| vmalloc_llp
;
290 /* Invalidate the entire SLB (even slot 0) & all the ERATS */
291 asm volatile("isync":::"memory");
292 asm volatile("slbmte %0,%0"::"r" (0) : "memory");
293 asm volatile("isync; slbia; isync":::"memory");
294 create_shadowed_slbe(PAGE_OFFSET
, mmu_kernel_ssize
, lflags
, 0);
296 create_shadowed_slbe(VMALLOC_START
, mmu_kernel_ssize
, vflags
, 1);
300 /* We don't bolt the stack for the time being - we're in boot,
301 * so the stack is in the bolted segment. By the time it goes
302 * elsewhere, we'll call _switch() which will bolt in the new
304 asm volatile("isync":::"memory");