2 * Platform setup for the Freescale mpc885ads board
4 * Vitaly Bordug <vbordug@ru.mvista.com>
6 * Copyright 2005 MontaVista Software Inc.
8 * Heavily modified by Scott Wood <scottwood@freescale.com>
9 * Copyright 2007 Freescale Semiconductor, Inc.
11 * This file is licensed under the terms of the GNU General Public License
12 * version 2. This program is licensed "as is" without any warranty of any
13 * kind, whether express or implied.
16 #include <linux/init.h>
17 #include <linux/module.h>
18 #include <linux/param.h>
19 #include <linux/string.h>
20 #include <linux/ioport.h>
21 #include <linux/device.h>
22 #include <linux/delay.h>
24 #include <linux/fs_enet_pd.h>
25 #include <linux/fs_uart_pd.h>
26 #include <linux/fsl_devices.h>
27 #include <linux/mii.h>
28 #include <linux/of_platform.h>
30 #include <asm/delay.h>
32 #include <asm/machdep.h>
34 #include <asm/processor.h>
35 #include <asm/system.h>
37 #include <asm/mpc8xx.h>
38 #include <asm/8xx_immap.h>
40 #include <asm/fs_pd.h>
43 #include "mpc885ads.h"
46 static u32 __iomem
*bcsr
, *bcsr5
;
48 #ifdef CONFIG_PCMCIA_M8XX
49 static void pcmcia_hw_setup(int slot
, int enable
)
52 clrbits32(&bcsr
[1], BCSR1_PCCEN
);
54 setbits32(&bcsr
[1], BCSR1_PCCEN
);
57 static int pcmcia_set_voltage(int slot
, int vcc
, int vpp
)
85 if ((vcc
== 33) || (vcc
== 50))
93 /* first, turn off all power */
94 clrbits32(&bcsr
[1], 0x00610000);
96 /* enable new powersettings */
97 setbits32(&bcsr
[1], reg
);
104 int port
, pin
, flags
;
107 static struct cpm_pin mpc885ads_pins
[] = {
109 {CPM_PORTB
, 24, CPM_PIN_INPUT
}, /* RX */
110 {CPM_PORTB
, 25, CPM_PIN_INPUT
| CPM_PIN_SECONDARY
}, /* TX */
113 #ifndef CONFIG_MPC8xx_SECOND_ETH_FEC2
114 {CPM_PORTE
, 21, CPM_PIN_INPUT
}, /* RX */
115 {CPM_PORTE
, 20, CPM_PIN_INPUT
| CPM_PIN_SECONDARY
}, /* TX */
119 {CPM_PORTA
, 9, CPM_PIN_INPUT
}, /* RX */
120 {CPM_PORTA
, 8, CPM_PIN_INPUT
}, /* TX */
121 {CPM_PORTC
, 4, CPM_PIN_INPUT
| CPM_PIN_SECONDARY
| CPM_PIN_GPIO
}, /* RENA */
122 {CPM_PORTC
, 5, CPM_PIN_INPUT
| CPM_PIN_SECONDARY
| CPM_PIN_GPIO
}, /* CLSN */
123 {CPM_PORTE
, 27, CPM_PIN_INPUT
| CPM_PIN_SECONDARY
}, /* TENA */
124 {CPM_PORTE
, 17, CPM_PIN_INPUT
}, /* CLK5 */
125 {CPM_PORTE
, 16, CPM_PIN_INPUT
}, /* CLK6 */
128 {CPM_PORTA
, 0, CPM_PIN_INPUT
},
129 {CPM_PORTA
, 1, CPM_PIN_INPUT
},
130 {CPM_PORTA
, 2, CPM_PIN_INPUT
},
131 {CPM_PORTA
, 3, CPM_PIN_INPUT
},
132 {CPM_PORTA
, 4, CPM_PIN_OUTPUT
},
133 {CPM_PORTA
, 10, CPM_PIN_OUTPUT
},
134 {CPM_PORTA
, 11, CPM_PIN_OUTPUT
},
135 {CPM_PORTB
, 19, CPM_PIN_INPUT
},
136 {CPM_PORTB
, 31, CPM_PIN_INPUT
},
137 {CPM_PORTC
, 12, CPM_PIN_INPUT
},
138 {CPM_PORTC
, 13, CPM_PIN_INPUT
},
139 {CPM_PORTE
, 30, CPM_PIN_OUTPUT
},
140 {CPM_PORTE
, 31, CPM_PIN_OUTPUT
},
143 #ifdef CONFIG_MPC8xx_SECOND_ETH_FEC2
144 {CPM_PORTE
, 14, CPM_PIN_OUTPUT
| CPM_PIN_SECONDARY
},
145 {CPM_PORTE
, 15, CPM_PIN_OUTPUT
| CPM_PIN_SECONDARY
},
146 {CPM_PORTE
, 16, CPM_PIN_OUTPUT
},
147 {CPM_PORTE
, 17, CPM_PIN_OUTPUT
| CPM_PIN_SECONDARY
},
148 {CPM_PORTE
, 18, CPM_PIN_OUTPUT
| CPM_PIN_SECONDARY
},
149 {CPM_PORTE
, 19, CPM_PIN_OUTPUT
| CPM_PIN_SECONDARY
},
150 {CPM_PORTE
, 20, CPM_PIN_OUTPUT
| CPM_PIN_SECONDARY
},
151 {CPM_PORTE
, 21, CPM_PIN_OUTPUT
},
152 {CPM_PORTE
, 22, CPM_PIN_OUTPUT
},
153 {CPM_PORTE
, 23, CPM_PIN_OUTPUT
},
154 {CPM_PORTE
, 24, CPM_PIN_OUTPUT
},
155 {CPM_PORTE
, 25, CPM_PIN_OUTPUT
},
156 {CPM_PORTE
, 26, CPM_PIN_OUTPUT
},
157 {CPM_PORTE
, 27, CPM_PIN_OUTPUT
},
158 {CPM_PORTE
, 28, CPM_PIN_OUTPUT
},
159 {CPM_PORTE
, 29, CPM_PIN_OUTPUT
},
163 static void __init
init_ioports(void)
167 for (i
= 0; i
< ARRAY_SIZE(mpc885ads_pins
); i
++) {
168 struct cpm_pin
*pin
= &mpc885ads_pins
[i
];
169 cpm1_set_pin(pin
->port
, pin
->pin
, pin
->flags
);
172 cpm1_clk_setup(CPM_CLK_SMC1
, CPM_BRG1
, CPM_CLK_RTX
);
173 cpm1_clk_setup(CPM_CLK_SMC2
, CPM_BRG2
, CPM_CLK_RTX
);
174 cpm1_clk_setup(CPM_CLK_SCC3
, CPM_CLK5
, CPM_CLK_TX
);
175 cpm1_clk_setup(CPM_CLK_SCC3
, CPM_CLK6
, CPM_CLK_RX
);
177 /* Set FEC1 and FEC2 to MII mode */
178 clrbits32(&mpc8xx_immr
->im_cpm
.cp_cptr
, 0x00000180);
181 static void __init
mpc885ads_setup_arch(void)
183 struct device_node
*np
;
188 np
= of_find_compatible_node(NULL
, NULL
, "fsl,mpc885ads-bcsr");
190 printk(KERN_CRIT
"Could not find fsl,mpc885ads-bcsr node\n");
194 bcsr
= of_iomap(np
, 0);
195 bcsr5
= of_iomap(np
, 1);
198 if (!bcsr
|| !bcsr5
) {
199 printk(KERN_CRIT
"Could not remap BCSR\n");
203 clrbits32(&bcsr
[1], BCSR1_RS232EN_1
);
204 #ifdef CONFIG_MPC8xx_SECOND_ETH_FEC2
205 setbits32(&bcsr
[1], BCSR1_RS232EN_2
);
207 clrbits32(&bcsr
[1], BCSR1_RS232EN_2
);
210 clrbits32(bcsr5
, BCSR5_MII1_EN
);
211 setbits32(bcsr5
, BCSR5_MII1_RST
);
213 clrbits32(bcsr5
, BCSR5_MII1_RST
);
215 #ifdef CONFIG_MPC8xx_SECOND_ETH_FEC2
216 clrbits32(bcsr5
, BCSR5_MII2_EN
);
217 setbits32(bcsr5
, BCSR5_MII2_RST
);
219 clrbits32(bcsr5
, BCSR5_MII2_RST
);
221 setbits32(bcsr5
, BCSR5_MII2_EN
);
224 #ifdef CONFIG_MPC8xx_SECOND_ETH_SCC3
225 clrbits32(&bcsr
[4], BCSR4_ETH10_RST
);
227 setbits32(&bcsr
[4], BCSR4_ETH10_RST
);
229 setbits32(&bcsr
[1], BCSR1_ETHEN
);
231 np
= of_find_node_by_path("/soc@ff000000/cpm@9c0/serial@a80");
233 np
= of_find_node_by_path("/soc@ff000000/cpm@9c0/ethernet@a40");
236 /* The SCC3 enet registers overlap the SMC1 registers, so
237 * one of the two must be removed from the device tree.
245 #ifdef CONFIG_PCMCIA_M8XX
246 /* Set up board specific hook-ups.*/
247 m8xx_pcmcia_ops
.hw_ctrl
= pcmcia_hw_setup
;
248 m8xx_pcmcia_ops
.voltage_set
= pcmcia_set_voltage
;
252 static int __init
mpc885ads_probe(void)
254 unsigned long root
= of_get_flat_dt_root();
255 return of_flat_dt_is_compatible(root
, "fsl,mpc885ads");
258 static struct of_device_id __initdata of_bus_ids
[] = {
261 { .name
= "localbus", },
265 static int __init
declare_of_platform_devices(void)
267 /* Publish the QE devices */
268 of_platform_bus_probe(NULL
, of_bus_ids
, NULL
);
272 machine_device_initcall(mpc885_ads
, declare_of_platform_devices
);
274 define_machine(mpc885_ads
) {
275 .name
= "Freescale MPC885 ADS",
276 .probe
= mpc885ads_probe
,
277 .setup_arch
= mpc885ads_setup_arch
,
278 .init_IRQ
= mpc8xx_pics_init
,
279 .get_irq
= mpc8xx_get_irq
,
280 .restart
= mpc8xx_restart
,
281 .calibrate_decr
= mpc8xx_calibrate_decr
,
282 .set_rtc_time
= mpc8xx_set_rtc_time
,
283 .get_rtc_time
= mpc8xx_get_rtc_time
,
284 .progress
= udbg_progress
,