2 * Ebony board specific routines
4 * Matt Porter <mporter@kernel.crashing.org>
5 * Copyright 2002-2005 MontaVista Software Inc.
7 * Eugene Surovegin <eugene.surovegin@zultys.com> or <ebs@ebshome.net>
8 * Copyright (c) 2003-2005 Zultys Technologies
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License as published by the
12 * Free Software Foundation; either version 2 of the License, or (at your
13 * option) any later version.
16 #include <linux/stddef.h>
17 #include <linux/kernel.h>
18 #include <linux/init.h>
19 #include <linux/errno.h>
20 #include <linux/reboot.h>
21 #include <linux/pci.h>
22 #include <linux/kdev_t.h>
23 #include <linux/types.h>
24 #include <linux/major.h>
25 #include <linux/blkdev.h>
26 #include <linux/console.h>
27 #include <linux/delay.h>
28 #include <linux/ide.h>
29 #include <linux/initrd.h>
30 #include <linux/seq_file.h>
31 #include <linux/root_dev.h>
32 #include <linux/tty.h>
33 #include <linux/serial.h>
34 #include <linux/serial_core.h>
35 #include <linux/serial_8250.h>
37 #include <asm/system.h>
38 #include <asm/pgtable.h>
42 #include <asm/machdep.h>
44 #include <asm/pci-bridge.h>
47 #include <asm/bootinfo.h>
48 #include <asm/ppc4xx_pic.h>
49 #include <asm/ppcboot.h>
50 #include <asm/tlbflush.h>
52 #include <syslib/gen550.h>
53 #include <syslib/ibm440gp_common.h>
57 static struct ibm44x_clocks clocks __initdata
;
60 * Ebony external IRQ triggering/polarity settings
62 unsigned char ppc4xx_uic_ext_irq_cfg
[] __initdata
= {
63 (IRQ_SENSE_LEVEL
| IRQ_POLARITY_NEGATIVE
), /* IRQ0: PCI slot 0 */
64 (IRQ_SENSE_LEVEL
| IRQ_POLARITY_NEGATIVE
), /* IRQ1: PCI slot 1 */
65 (IRQ_SENSE_LEVEL
| IRQ_POLARITY_NEGATIVE
), /* IRQ2: PCI slot 2 */
66 (IRQ_SENSE_LEVEL
| IRQ_POLARITY_NEGATIVE
), /* IRQ3: PCI slot 3 */
67 (IRQ_SENSE_LEVEL
| IRQ_POLARITY_POSITIVE
), /* IRQ4: IRDA */
68 (IRQ_SENSE_EDGE
| IRQ_POLARITY_NEGATIVE
), /* IRQ5: SMI pushbutton */
69 (IRQ_SENSE_LEVEL
| IRQ_POLARITY_NEGATIVE
), /* IRQ6: PHYs */
70 (IRQ_SENSE_LEVEL
| IRQ_POLARITY_POSITIVE
), /* IRQ7: AUX */
71 (IRQ_SENSE_LEVEL
| IRQ_POLARITY_NEGATIVE
), /* IRQ8: EXT */
72 (IRQ_SENSE_LEVEL
| IRQ_POLARITY_NEGATIVE
), /* IRQ9: EXT */
73 (IRQ_SENSE_LEVEL
| IRQ_POLARITY_NEGATIVE
), /* IRQ10: EXT */
74 (IRQ_SENSE_LEVEL
| IRQ_POLARITY_NEGATIVE
), /* IRQ11: EXT */
75 (IRQ_SENSE_LEVEL
| IRQ_POLARITY_POSITIVE
), /* IRQ12: EXT */
79 ebony_calibrate_decr(void)
84 * Determine system clock speed
86 * If we are on Rev. B silicon, then use
87 * default external system clock. If we are
88 * on Rev. C silicon then errata forces us to
89 * use the internal clock.
91 if (strcmp(cur_cpu_spec
->cpu_name
, "440GP Rev. B") == 0)
92 freq
= EBONY_440GP_RB_SYSCLK
;
94 freq
= EBONY_440GP_RC_SYSCLK
;
96 ibm44x_calibrate_decr(freq
);
100 ebony_show_cpuinfo(struct seq_file
*m
)
102 seq_printf(m
, "vendor\t\t: IBM\n");
103 seq_printf(m
, "machine\t\t: Ebony\n");
109 ebony_map_irq(struct pci_dev
*dev
, unsigned char idsel
, unsigned char pin
)
111 static char pci_irq_table
[][4] =
113 * PCI IDSEL/INTPIN->INTLINE
117 { 23, 23, 23, 23 }, /* IDSEL 1 - PCI Slot 0 */
118 { 24, 24, 24, 24 }, /* IDSEL 2 - PCI Slot 1 */
119 { 25, 25, 25, 25 }, /* IDSEL 3 - PCI Slot 2 */
120 { 26, 26, 26, 26 }, /* IDSEL 4 - PCI Slot 3 */
123 const long min_idsel
= 1, max_idsel
= 4, irqs_per_slot
= 4;
124 return PCI_IRQ_TABLE_LOOKUP
;
127 #define PCIX_WRITEL(value, offset) \
128 (writel(value, pcix_reg_base + offset))
131 * FIXME: This is only here to "make it work". This will move
132 * to a ibm_pcix.c which will contain a generic IBM PCIX bridge
133 * configuration library. -Matt
136 ebony_setup_pcix(void)
138 void __iomem
*pcix_reg_base
;
140 pcix_reg_base
= ioremap64(PCIX0_REG_BASE
, PCIX_REG_SIZE
);
142 /* Disable all windows */
143 PCIX_WRITEL(0, PCIX0_POM0SA
);
144 PCIX_WRITEL(0, PCIX0_POM1SA
);
145 PCIX_WRITEL(0, PCIX0_POM2SA
);
146 PCIX_WRITEL(0, PCIX0_PIM0SA
);
147 PCIX_WRITEL(0, PCIX0_PIM1SA
);
148 PCIX_WRITEL(0, PCIX0_PIM2SA
);
150 /* Setup 2GB PLB->PCI outbound mem window (3_8000_0000->0_8000_0000) */
151 PCIX_WRITEL(0x00000003, PCIX0_POM0LAH
);
152 PCIX_WRITEL(0x80000000, PCIX0_POM0LAL
);
153 PCIX_WRITEL(0x00000000, PCIX0_POM0PCIAH
);
154 PCIX_WRITEL(0x80000000, PCIX0_POM0PCIAL
);
155 PCIX_WRITEL(0x80000001, PCIX0_POM0SA
);
157 /* Setup 2GB PCI->PLB inbound memory window at 0, enable MSIs */
158 PCIX_WRITEL(0x00000000, PCIX0_PIM0LAH
);
159 PCIX_WRITEL(0x00000000, PCIX0_PIM0LAL
);
160 PCIX_WRITEL(0x80000007, PCIX0_PIM0SA
);
166 ebony_setup_hose(void)
168 struct pci_controller
*hose
;
170 /* Configure windows on the PCI-X host bridge */
173 hose
= pcibios_alloc_controller();
178 hose
->first_busno
= 0;
179 hose
->last_busno
= 0xff;
181 hose
->pci_mem_offset
= EBONY_PCI_MEM_OFFSET
;
183 pci_init_resource(&hose
->io_resource
,
189 pci_init_resource(&hose
->mem_resources
[0],
195 hose
->io_space
.start
= EBONY_PCI_LOWER_IO
;
196 hose
->io_space
.end
= EBONY_PCI_UPPER_IO
;
197 hose
->mem_space
.start
= EBONY_PCI_LOWER_MEM
;
198 hose
->mem_space
.end
= EBONY_PCI_UPPER_MEM
;
199 hose
->io_base_virt
= ioremap64(EBONY_PCI_IO_BASE
, EBONY_PCI_IO_SIZE
);
200 isa_io_base
= (unsigned long)hose
->io_base_virt
;
202 setup_indirect_pci(hose
,
203 EBONY_PCI_CFGA_PLB32
,
204 EBONY_PCI_CFGD_PLB32
);
205 hose
->set_cfg_type
= 1;
207 hose
->last_busno
= pciauto_bus_scan(hose
, hose
->first_busno
);
209 ppc_md
.pci_swizzle
= common_swizzle
;
210 ppc_md
.pci_map_irq
= ebony_map_irq
;
216 ebony_early_serial_map(void)
218 struct uart_port port
;
220 /* Setup ioremapped serial port access */
221 memset(&port
, 0, sizeof(port
));
222 port
.membase
= ioremap64(PPC440GP_UART0_ADDR
, 8);
224 port
.uartclk
= clocks
.uart0
;
226 port
.iotype
= UPIO_MEM
;
227 port
.flags
= UPF_BOOT_AUTOCONF
| UPF_SKIP_TEST
;
230 if (early_serial_setup(&port
) != 0) {
231 printk("Early serial init of port 0 failed\n");
234 #if defined(CONFIG_SERIAL_TEXT_DEBUG) || defined(CONFIG_KGDB)
235 /* Configure debug serial access */
236 gen550_init(0, &port
);
238 /* Purge TLB entry added in head_44x.S for early serial access */
239 _tlbie(UART0_IO_BASE
, 0);
242 port
.membase
= ioremap64(PPC440GP_UART1_ADDR
, 8);
244 port
.uartclk
= clocks
.uart1
;
247 if (early_serial_setup(&port
) != 0) {
248 printk("Early serial init of port 1 failed\n");
251 #if defined(CONFIG_SERIAL_TEXT_DEBUG) || defined(CONFIG_KGDB)
252 /* Configure debug serial access */
253 gen550_init(1, &port
);
258 ebony_setup_arch(void)
261 struct ocp_func_emac_data
*emacdata
;
263 /* Set mac_addr for each EMAC */
264 def
= ocp_get_one_device(OCP_VENDOR_IBM
, OCP_FUNC_EMAC
, 0);
265 emacdata
= def
->additions
;
266 emacdata
->phy_map
= 0x00000001; /* Skip 0x00 */
267 emacdata
->phy_mode
= PHY_MODE_RMII
;
268 memcpy(emacdata
->mac_addr
, __res
.bi_enetaddr
, 6);
270 def
= ocp_get_one_device(OCP_VENDOR_IBM
, OCP_FUNC_EMAC
, 1);
271 emacdata
= def
->additions
;
272 emacdata
->phy_map
= 0x00000001; /* Skip 0x00 */
273 emacdata
->phy_mode
= PHY_MODE_RMII
;
274 memcpy(emacdata
->mac_addr
, __res
.bi_enet1addr
, 6);
277 * Determine various clocks.
278 * To be completely correct we should get SysClk
279 * from FPGA, because it can be changed by on-board switches
282 ibm440gp_get_clocks(&clocks
, 33333333, 6 * 1843200);
283 ocp_sys_info
.opb_bus_freq
= clocks
.opb
;
285 /* Setup TODC access */
286 TODC_INIT(TODC_TYPE_DS1743
,
289 ioremap64(EBONY_RTC_ADDR
, EBONY_RTC_SIZE
),
292 /* init to some ~sane value until calibrate_delay() runs */
293 loops_per_jiffy
= 50000000/HZ
;
295 /* Setup PCI host bridge */
298 #ifdef CONFIG_BLK_DEV_INITRD
300 ROOT_DEV
= Root_RAM0
;
303 #ifdef CONFIG_ROOT_NFS
306 ROOT_DEV
= Root_HDA1
;
309 ebony_early_serial_map();
311 /* Identify the system */
312 printk("IBM Ebony port (MontaVista Software, Inc. (source@mvista.com))\n");
315 void __init
platform_init(unsigned long r3
, unsigned long r4
,
316 unsigned long r5
, unsigned long r6
, unsigned long r7
)
318 ibm44x_platform_init(r3
, r4
, r5
, r6
, r7
);
320 ppc_md
.setup_arch
= ebony_setup_arch
;
321 ppc_md
.show_cpuinfo
= ebony_show_cpuinfo
;
322 ppc_md
.get_irq
= NULL
; /* Set in ppc4xx_pic_init() */
324 ppc_md
.calibrate_decr
= ebony_calibrate_decr
;
325 ppc_md
.time_init
= todc_time_init
;
326 ppc_md
.set_rtc_time
= todc_set_rtc_time
;
327 ppc_md
.get_rtc_time
= todc_get_rtc_time
;
329 ppc_md
.nvram_read_val
= todc_direct_read_val
;
330 ppc_md
.nvram_write_val
= todc_direct_write_val
;
332 ppc_md
.early_serial_map
= ebony_early_serial_map
;