2 * numa.c - Low-level PCI access for NUMA-Q machines
6 #include <linux/init.h>
7 #include <linux/nodemask.h>
11 #define XQUAD_PORTIO_BASE 0xfe400000
12 #define XQUAD_PORTIO_QUAD 0x40000 /* 256k per quad. */
14 #define BUS2QUAD(global) (mp_bus_id_to_node[global])
15 #define BUS2LOCAL(global) (mp_bus_id_to_local[global])
16 #define QUADLOCAL2BUS(quad,local) (quad_local_to_mp_bus_id[quad][local])
18 extern void *xquad_portio
; /* Where the IO area was mapped */
19 #define XQUAD_PORT_ADDR(port, quad) (xquad_portio + (XQUAD_PORTIO_QUAD*quad) + port)
21 #define PCI_CONF1_MQ_ADDRESS(bus, devfn, reg) \
22 (0x80000000 | (BUS2LOCAL(bus) << 16) | (devfn << 8) | (reg & ~3))
24 static void write_cf8(unsigned bus
, unsigned devfn
, unsigned reg
)
26 unsigned val
= PCI_CONF1_MQ_ADDRESS(bus
, devfn
, reg
);
28 writel(val
, XQUAD_PORT_ADDR(0xcf8, BUS2QUAD(bus
)));
33 static int pci_conf1_mq_read(unsigned int seg
, unsigned int bus
,
34 unsigned int devfn
, int reg
, int len
, u32
*value
)
37 void *adr __iomem
= XQUAD_PORT_ADDR(0xcfc, BUS2QUAD(bus
));
39 if (!value
|| (bus
>= MAX_MP_BUSSES
) || (devfn
> 255) || (reg
> 255))
42 spin_lock_irqsave(&pci_config_lock
, flags
);
44 write_cf8(bus
, devfn
, reg
);
49 *value
= readb(adr
+ (reg
& 3));
51 *value
= inb(0xCFC + (reg
& 3));
55 *value
= readw(adr
+ (reg
& 2));
57 *value
= inw(0xCFC + (reg
& 2));
67 spin_unlock_irqrestore(&pci_config_lock
, flags
);
72 static int pci_conf1_mq_write(unsigned int seg
, unsigned int bus
,
73 unsigned int devfn
, int reg
, int len
, u32 value
)
76 void *adr __iomem
= XQUAD_PORT_ADDR(0xcfc, BUS2QUAD(bus
));
78 if ((bus
>= MAX_MP_BUSSES
) || (devfn
> 255) || (reg
> 255))
81 spin_lock_irqsave(&pci_config_lock
, flags
);
83 write_cf8(bus
, devfn
, reg
);
88 writeb(value
, adr
+ (reg
& 3));
90 outb((u8
)value
, 0xCFC + (reg
& 3));
94 writew(value
, adr
+ (reg
& 2));
96 outw((u16
)value
, 0xCFC + (reg
& 2));
100 writel(value
, adr
+ reg
);
102 outl((u32
)value
, 0xCFC);
106 spin_unlock_irqrestore(&pci_config_lock
, flags
);
111 #undef PCI_CONF1_MQ_ADDRESS
113 static struct pci_raw_ops pci_direct_conf1_mq
= {
114 .read
= pci_conf1_mq_read
,
115 .write
= pci_conf1_mq_write
119 static void __devinit
pci_fixup_i450nx(struct pci_dev
*d
)
122 * i450NX -- Find and scan all secondary buses on all PXB's.
125 u8 busno
, suba
, subb
;
126 int quad
= BUS2QUAD(d
->bus
->number
);
128 printk("PCI: Searching for i450NX host bridges on %s\n", pci_name(d
));
130 for(pxb
=0; pxb
<2; pxb
++) {
131 pci_read_config_byte(d
, reg
++, &busno
);
132 pci_read_config_byte(d
, reg
++, &suba
);
133 pci_read_config_byte(d
, reg
++, &subb
);
134 DBG("i450NX PXB %d: %02x/%02x/%02x\n", pxb
, busno
, suba
, subb
);
137 pci_scan_bus_with_sysdata(QUADLOCAL2BUS(quad
, busno
));
141 pci_scan_bus_with_sysdata(QUADLOCAL2BUS(quad
, suba
+1));
144 pcibios_last_bus
= -1;
146 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_82451NX
, pci_fixup_i450nx
);
148 static int __init
pci_numa_init(void)
152 raw_pci_ops
= &pci_direct_conf1_mq
;
154 if (pcibios_scanned
++)
157 pci_root_bus
= pcibios_scan_root(0);
159 pci_bus_add_devices(pci_root_bus
);
160 if (num_online_nodes() > 1)
161 for_each_online_node(quad
) {
164 printk("Scanning PCI bus %d for quad %d\n",
165 QUADLOCAL2BUS(quad
,0), quad
);
166 pci_scan_bus_with_sysdata(QUADLOCAL2BUS(quad
, 0));
171 subsys_initcall(pci_numa_init
);