Initial commit
[wrt350n-kernel.git] / drivers / ide / pci / cs5535.c
blobd7b5ea992e94a25ee10b46eac7bb4237a9848764
1 /*
2 * Copyright (C) 2004-2005 Advanced Micro Devices, Inc.
3 * Copyright (C) 2007 Bartlomiej Zolnierkiewicz
5 * History:
6 * 09/20/2005 - Jaya Kumar <jayakumar.ide@gmail.com>
7 * - Reworked tuneproc, set_drive, misc mods to prep for mainline
8 * - Work was sponsored by CIS (M) Sdn Bhd.
9 * Ported to Kernel 2.6.11 on June 26, 2005 by
10 * Wolfgang Zuleger <wolfgang.zuleger@gmx.de>
11 * Alexander Kiausch <alex.kiausch@t-online.de>
12 * Originally developed by AMD for 2.4/2.6
14 * Development of this chipset driver was funded
15 * by the nice folks at National Semiconductor/AMD.
17 * This program is free software; you can redistribute it and/or modify it
18 * under the terms of the GNU General Public License version 2 as published by
19 * the Free Software Foundation.
21 * Documentation:
22 * CS5535 documentation available from AMD
25 #include <linux/module.h>
26 #include <linux/pci.h>
27 #include <linux/ide.h>
29 #include "ide-timing.h"
31 #define MSR_ATAC_BASE 0x51300000
32 #define ATAC_GLD_MSR_CAP (MSR_ATAC_BASE+0)
33 #define ATAC_GLD_MSR_CONFIG (MSR_ATAC_BASE+0x01)
34 #define ATAC_GLD_MSR_SMI (MSR_ATAC_BASE+0x02)
35 #define ATAC_GLD_MSR_ERROR (MSR_ATAC_BASE+0x03)
36 #define ATAC_GLD_MSR_PM (MSR_ATAC_BASE+0x04)
37 #define ATAC_GLD_MSR_DIAG (MSR_ATAC_BASE+0x05)
38 #define ATAC_IO_BAR (MSR_ATAC_BASE+0x08)
39 #define ATAC_RESET (MSR_ATAC_BASE+0x10)
40 #define ATAC_CH0D0_PIO (MSR_ATAC_BASE+0x20)
41 #define ATAC_CH0D0_DMA (MSR_ATAC_BASE+0x21)
42 #define ATAC_CH0D1_PIO (MSR_ATAC_BASE+0x22)
43 #define ATAC_CH0D1_DMA (MSR_ATAC_BASE+0x23)
44 #define ATAC_PCI_ABRTERR (MSR_ATAC_BASE+0x24)
45 #define ATAC_BM0_CMD_PRIM 0x00
46 #define ATAC_BM0_STS_PRIM 0x02
47 #define ATAC_BM0_PRD 0x04
48 #define CS5535_CABLE_DETECT 0x48
50 /* Format I PIO settings. We separate out cmd and data for safer timings */
52 static unsigned int cs5535_pio_cmd_timings[5] =
53 { 0xF7F4, 0x53F3, 0x13F1, 0x5131, 0x1131 };
54 static unsigned int cs5535_pio_dta_timings[5] =
55 { 0xF7F4, 0xF173, 0x8141, 0x5131, 0x1131 };
57 static unsigned int cs5535_mwdma_timings[3] =
58 { 0x7F0FFFF3, 0x7F035352, 0x7f024241 };
60 static unsigned int cs5535_udma_timings[5] =
61 { 0x7F7436A1, 0x7F733481, 0x7F723261, 0x7F713161, 0x7F703061 };
63 /* Macros to check if the register is the reset value - reset value is an
64 invalid timing and indicates the register has not been set previously */
66 #define CS5535_BAD_PIO(timings) ( (timings&~0x80000000UL) == 0x00009172 )
67 #define CS5535_BAD_DMA(timings) ( (timings & 0x000FFFFF) == 0x00077771 )
69 /****
70 * cs5535_set_speed - Configure the chipset to the new speed
71 * @drive: Drive to set up
72 * @speed: desired speed
74 * cs5535_set_speed() configures the chipset to a new speed.
76 static void cs5535_set_speed(ide_drive_t *drive, const u8 speed)
79 u32 reg = 0, dummy;
80 int unit = drive->select.b.unit;
83 /* Set the PIO timings */
84 if ((speed & XFER_MODE) == XFER_PIO) {
85 ide_drive_t *pair = ide_get_paired_drive(drive);
86 u8 cmd, pioa;
88 cmd = pioa = speed - XFER_PIO_0;
90 if (pair->present) {
91 u8 piob = ide_get_best_pio_mode(pair, 255, 4);
93 if (piob < cmd)
94 cmd = piob;
97 /* Write the speed of the current drive */
98 reg = (cs5535_pio_cmd_timings[cmd] << 16) |
99 cs5535_pio_dta_timings[pioa];
100 wrmsr(unit ? ATAC_CH0D1_PIO : ATAC_CH0D0_PIO, reg, 0);
102 /* And if nessesary - change the speed of the other drive */
103 rdmsr(unit ? ATAC_CH0D0_PIO : ATAC_CH0D1_PIO, reg, dummy);
105 if (((reg >> 16) & cs5535_pio_cmd_timings[cmd]) !=
106 cs5535_pio_cmd_timings[cmd]) {
107 reg &= 0x0000FFFF;
108 reg |= cs5535_pio_cmd_timings[cmd] << 16;
109 wrmsr(unit ? ATAC_CH0D0_PIO : ATAC_CH0D1_PIO, reg, 0);
112 /* Set bit 31 of the DMA register for PIO format 1 timings */
113 rdmsr(unit ? ATAC_CH0D1_DMA : ATAC_CH0D0_DMA, reg, dummy);
114 wrmsr(unit ? ATAC_CH0D1_DMA : ATAC_CH0D0_DMA,
115 reg | 0x80000000UL, 0);
116 } else {
117 rdmsr(unit ? ATAC_CH0D1_DMA : ATAC_CH0D0_DMA, reg, dummy);
119 reg &= 0x80000000UL; /* Preserve the PIO format bit */
121 if (speed >= XFER_UDMA_0 && speed <= XFER_UDMA_4)
122 reg |= cs5535_udma_timings[speed - XFER_UDMA_0];
123 else if (speed >= XFER_MW_DMA_0 && speed <= XFER_MW_DMA_2)
124 reg |= cs5535_mwdma_timings[speed - XFER_MW_DMA_0];
125 else
126 return;
128 wrmsr(unit ? ATAC_CH0D1_DMA : ATAC_CH0D0_DMA, reg, 0);
133 * cs5535_set_dma_mode - set host controller for DMA mode
134 * @drive: drive
135 * @speed: DMA mode
137 * Programs the chipset for DMA mode.
140 static void cs5535_set_dma_mode(ide_drive_t *drive, const u8 speed)
142 cs5535_set_speed(drive, speed);
146 * cs5535_set_pio_mode - set host controller for PIO mode
147 * @drive: drive
148 * @pio: PIO mode number
150 * A callback from the upper layers for PIO-only tuning.
153 static void cs5535_set_pio_mode(ide_drive_t *drive, const u8 pio)
155 cs5535_set_speed(drive, XFER_PIO_0 + pio);
158 static u8 __devinit cs5535_cable_detect(ide_hwif_t *hwif)
160 struct pci_dev *dev = to_pci_dev(hwif->dev);
161 u8 bit;
163 /* if a 80 wire cable was detected */
164 pci_read_config_byte(dev, CS5535_CABLE_DETECT, &bit);
166 return (bit & 1) ? ATA_CBL_PATA80 : ATA_CBL_PATA40;
169 /****
170 * init_hwif_cs5535 - Initialize one ide cannel
171 * @hwif: Channel descriptor
173 * This gets invoked by the IDE driver once for each channel. It
174 * performs channel-specific pre-initialization before drive probing.
177 static void __devinit init_hwif_cs5535(ide_hwif_t *hwif)
179 hwif->set_pio_mode = &cs5535_set_pio_mode;
180 hwif->set_dma_mode = &cs5535_set_dma_mode;
182 hwif->cable_detect = cs5535_cable_detect;
185 static const struct ide_port_info cs5535_chipset __devinitdata = {
186 .name = "CS5535",
187 .init_hwif = init_hwif_cs5535,
188 .host_flags = IDE_HFLAG_SINGLE | IDE_HFLAG_POST_SET_MODE |
189 IDE_HFLAG_ABUSE_SET_DMA_MODE | IDE_HFLAG_BOOTABLE,
190 .pio_mask = ATA_PIO4,
191 .mwdma_mask = ATA_MWDMA2,
192 .udma_mask = ATA_UDMA4,
195 static int __devinit cs5535_init_one(struct pci_dev *dev,
196 const struct pci_device_id *id)
198 return ide_setup_pci_device(dev, &cs5535_chipset);
201 static const struct pci_device_id cs5535_pci_tbl[] = {
202 { PCI_VDEVICE(NS, PCI_DEVICE_ID_NS_CS5535_IDE), 0 },
203 { 0, },
206 MODULE_DEVICE_TABLE(pci, cs5535_pci_tbl);
208 static struct pci_driver driver = {
209 .name = "CS5535_IDE",
210 .id_table = cs5535_pci_tbl,
211 .probe = cs5535_init_one,
214 static int __init cs5535_ide_init(void)
216 return ide_pci_register_driver(&driver);
219 module_init(cs5535_ide_init);
221 MODULE_AUTHOR("AMD");
222 MODULE_DESCRIPTION("PCI driver module for AMD/NS CS5535 IDE");
223 MODULE_LICENSE("GPL");