Initial commit
[wrt350n-kernel.git] / drivers / video / matrox / matroxfb_base.h
blobf3107ad7e54561f78492b50c6ce6353168c1420f
1 /*
3 * Hardware accelerated Matrox Millennium I, II, Mystique, G100, G200, G400 and G450
5 * (c) 1998-2002 Petr Vandrovec <vandrove@vc.cvut.cz>
7 */
8 #ifndef __MATROXFB_H__
9 #define __MATROXFB_H__
11 /* general, but fairly heavy, debugging */
12 #undef MATROXFB_DEBUG
14 /* heavy debugging: */
15 /* -- logs putc[s], so everytime a char is displayed, it's logged */
16 #undef MATROXFB_DEBUG_HEAVY
18 /* This one _could_ cause infinite loops */
19 /* It _does_ cause lots and lots of messages during idle loops */
20 #undef MATROXFB_DEBUG_LOOP
22 /* Debug register calls, too? */
23 #undef MATROXFB_DEBUG_REG
25 /* Guard accelerator accesses with spin_lock_irqsave... */
26 #undef MATROXFB_USE_SPINLOCKS
28 #include <linux/module.h>
29 #include <linux/kernel.h>
30 #include <linux/errno.h>
31 #include <linux/string.h>
32 #include <linux/mm.h>
33 #include <linux/slab.h>
34 #include <linux/delay.h>
35 #include <linux/fb.h>
36 #include <linux/console.h>
37 #include <linux/selection.h>
38 #include <linux/ioport.h>
39 #include <linux/init.h>
40 #include <linux/timer.h>
41 #include <linux/pci.h>
42 #include <linux/spinlock.h>
43 #include <linux/kd.h>
45 #include <asm/io.h>
46 #include <asm/unaligned.h>
47 #ifdef CONFIG_MTRR
48 #include <asm/mtrr.h>
49 #endif
51 #if defined(CONFIG_PPC_PMAC)
52 #include <asm/prom.h>
53 #include <asm/pci-bridge.h>
54 #include "../macmodes.h"
55 #endif
57 /* always compile support for 32MB... It cost almost nothing */
58 #define CONFIG_FB_MATROX_32MB
60 #ifdef MATROXFB_DEBUG
62 #define DEBUG
63 #define DBG(x) printk(KERN_DEBUG "matroxfb: %s\n", (x));
65 #ifdef MATROXFB_DEBUG_HEAVY
66 #define DBG_HEAVY(x) DBG(x)
67 #else /* MATROXFB_DEBUG_HEAVY */
68 #define DBG_HEAVY(x) /* DBG_HEAVY */
69 #endif /* MATROXFB_DEBUG_HEAVY */
71 #ifdef MATROXFB_DEBUG_LOOP
72 #define DBG_LOOP(x) DBG(x)
73 #else /* MATROXFB_DEBUG_LOOP */
74 #define DBG_LOOP(x) /* DBG_LOOP */
75 #endif /* MATROXFB_DEBUG_LOOP */
77 #ifdef MATROXFB_DEBUG_REG
78 #define DBG_REG(x) DBG(x)
79 #else /* MATROXFB_DEBUG_REG */
80 #define DBG_REG(x) /* DBG_REG */
81 #endif /* MATROXFB_DEBUG_REG */
83 #else /* MATROXFB_DEBUG */
85 #define DBG(x) /* DBG */
86 #define DBG_HEAVY(x) /* DBG_HEAVY */
87 #define DBG_REG(x) /* DBG_REG */
88 #define DBG_LOOP(x) /* DBG_LOOP */
90 #endif /* MATROXFB_DEBUG */
92 #ifdef DEBUG
93 #define dprintk(X...) printk(X)
94 #else
95 #define dprintk(X...)
96 #endif
98 #ifndef PCI_SS_VENDOR_ID_SIEMENS_NIXDORF
99 #define PCI_SS_VENDOR_ID_SIEMENS_NIXDORF 0x110A
100 #endif
101 #ifndef PCI_SS_VENDOR_ID_MATROX
102 #define PCI_SS_VENDOR_ID_MATROX PCI_VENDOR_ID_MATROX
103 #endif
105 #ifndef PCI_SS_ID_MATROX_PRODUCTIVA_G100_AGP
106 #define PCI_SS_ID_MATROX_GENERIC 0xFF00
107 #define PCI_SS_ID_MATROX_PRODUCTIVA_G100_AGP 0xFF01
108 #define PCI_SS_ID_MATROX_MYSTIQUE_G200_AGP 0xFF02
109 #define PCI_SS_ID_MATROX_MILLENIUM_G200_AGP 0xFF03
110 #define PCI_SS_ID_MATROX_MARVEL_G200_AGP 0xFF04
111 #define PCI_SS_ID_MATROX_MGA_G100_PCI 0xFF05
112 #define PCI_SS_ID_MATROX_MGA_G100_AGP 0x1001
113 #define PCI_SS_ID_MATROX_MILLENNIUM_G400_MAX_AGP 0x2179
114 #define PCI_SS_ID_SIEMENS_MGA_G100_AGP 0x001E /* 30 */
115 #define PCI_SS_ID_SIEMENS_MGA_G200_AGP 0x0032 /* 50 */
116 #endif
118 #define MX_VISUAL_TRUECOLOR FB_VISUAL_DIRECTCOLOR
119 #define MX_VISUAL_DIRECTCOLOR FB_VISUAL_TRUECOLOR
120 #define MX_VISUAL_PSEUDOCOLOR FB_VISUAL_PSEUDOCOLOR
122 #define CNVT_TOHW(val,width) ((((val)<<(width))+0x7FFF-(val))>>16)
124 /* G-series and Mystique have (almost) same DAC */
125 #undef NEED_DAC1064
126 #if defined(CONFIG_FB_MATROX_MYSTIQUE) || defined(CONFIG_FB_MATROX_G)
127 #define NEED_DAC1064 1
128 #endif
130 typedef struct {
131 void __iomem* vaddr;
132 } vaddr_t;
134 static inline unsigned int mga_readb(vaddr_t va, unsigned int offs) {
135 return readb(va.vaddr + offs);
138 static inline void mga_writeb(vaddr_t va, unsigned int offs, u_int8_t value) {
139 writeb(value, va.vaddr + offs);
142 static inline void mga_writew(vaddr_t va, unsigned int offs, u_int16_t value) {
143 writew(value, va.vaddr + offs);
146 static inline u_int32_t mga_readl(vaddr_t va, unsigned int offs) {
147 return readl(va.vaddr + offs);
150 static inline void mga_writel(vaddr_t va, unsigned int offs, u_int32_t value) {
151 writel(value, va.vaddr + offs);
154 static inline void mga_memcpy_toio(vaddr_t va, const void* src, int len) {
155 #if defined(__alpha__) || defined(__i386__) || defined(__x86_64__)
157 * memcpy_toio works for us if:
158 * (1) Copies data as 32bit quantities, not byte after byte,
159 * (2) Performs LE ordered stores, and
160 * (3) It copes with unaligned source (destination is guaranteed to be page
161 * aligned and length is guaranteed to be multiple of 4).
163 memcpy_toio(va.vaddr, src, len);
164 #else
165 u_int32_t __iomem* addr = va.vaddr;
167 if ((unsigned long)src & 3) {
168 while (len >= 4) {
169 fb_writel(get_unaligned((u32 *)src), addr);
170 addr++;
171 len -= 4;
172 src += 4;
174 } else {
175 while (len >= 4) {
176 fb_writel(*(u32 *)src, addr);
177 addr++;
178 len -= 4;
179 src += 4;
182 #endif
185 static inline void vaddr_add(vaddr_t* va, unsigned long offs) {
186 va->vaddr += offs;
189 static inline void __iomem* vaddr_va(vaddr_t va) {
190 return va.vaddr;
193 #define MGA_IOREMAP_NORMAL 0
194 #define MGA_IOREMAP_NOCACHE 1
196 #define MGA_IOREMAP_FB MGA_IOREMAP_NOCACHE
197 #define MGA_IOREMAP_MMIO MGA_IOREMAP_NOCACHE
198 static inline int mga_ioremap(unsigned long phys, unsigned long size, int flags, vaddr_t* virt) {
199 if (flags & MGA_IOREMAP_NOCACHE)
200 virt->vaddr = ioremap_nocache(phys, size);
201 else
202 virt->vaddr = ioremap(phys, size);
203 return (virt->vaddr == 0); /* 0, !0... 0, error_code in future */
206 static inline void mga_iounmap(vaddr_t va) {
207 iounmap(va.vaddr);
210 struct my_timming {
211 unsigned int pixclock;
212 int mnp;
213 unsigned int crtc;
214 unsigned int HDisplay;
215 unsigned int HSyncStart;
216 unsigned int HSyncEnd;
217 unsigned int HTotal;
218 unsigned int VDisplay;
219 unsigned int VSyncStart;
220 unsigned int VSyncEnd;
221 unsigned int VTotal;
222 unsigned int sync;
223 int dblscan;
224 int interlaced;
225 unsigned int delay; /* CRTC delay */
228 enum { M_SYSTEM_PLL, M_PIXEL_PLL_A, M_PIXEL_PLL_B, M_PIXEL_PLL_C, M_VIDEO_PLL };
230 struct matrox_pll_cache {
231 unsigned int valid;
232 struct {
233 unsigned int mnp_key;
234 unsigned int mnp_value;
235 } data[4];
238 struct matrox_pll_limits {
239 unsigned int vcomin;
240 unsigned int vcomax;
243 struct matrox_pll_features {
244 unsigned int vco_freq_min;
245 unsigned int ref_freq;
246 unsigned int feed_div_min;
247 unsigned int feed_div_max;
248 unsigned int in_div_min;
249 unsigned int in_div_max;
250 unsigned int post_shift_max;
253 struct matroxfb_par
255 unsigned int final_bppShift;
256 unsigned int cmap_len;
257 struct {
258 unsigned int bytes;
259 unsigned int pixels;
260 unsigned int chunks;
261 } ydstorg;
264 struct matrox_fb_info;
266 struct matrox_DAC1064_features {
267 u_int8_t xvrefctrl;
268 u_int8_t xmiscctrl;
271 /* current hardware status */
272 struct mavenregs {
273 u_int8_t regs[256];
274 int mode;
275 int vlines;
276 int xtal;
277 int fv;
279 u_int16_t htotal;
280 u_int16_t hcorr;
283 struct matrox_crtc2 {
284 u_int32_t ctl;
287 struct matrox_hw_state {
288 u_int32_t MXoptionReg;
289 unsigned char DACclk[6];
290 unsigned char DACreg[80];
291 unsigned char MiscOutReg;
292 unsigned char DACpal[768];
293 unsigned char CRTC[25];
294 unsigned char CRTCEXT[9];
295 unsigned char SEQ[5];
296 /* unused for MGA mode, but who knows... */
297 unsigned char GCTL[9];
298 /* unused for MGA mode, but who knows... */
299 unsigned char ATTR[21];
301 /* TVOut only */
302 struct mavenregs maven;
304 struct matrox_crtc2 crtc2;
307 struct matrox_accel_data {
308 #ifdef CONFIG_FB_MATROX_MILLENIUM
309 unsigned char ramdac_rev;
310 #endif
311 u_int32_t m_dwg_rect;
312 u_int32_t m_opmode;
315 struct v4l2_queryctrl;
316 struct v4l2_control;
318 struct matrox_altout {
319 const char *name;
320 int (*compute)(void* altout_dev, struct my_timming* input);
321 int (*program)(void* altout_dev);
322 int (*start)(void* altout_dev);
323 int (*verifymode)(void* altout_dev, u_int32_t mode);
324 int (*getqueryctrl)(void* altout_dev,
325 struct v4l2_queryctrl* ctrl);
326 int (*getctrl)(void* altout_dev,
327 struct v4l2_control* ctrl);
328 int (*setctrl)(void* altout_dev,
329 struct v4l2_control* ctrl);
332 #define MATROXFB_SRC_NONE 0
333 #define MATROXFB_SRC_CRTC1 1
334 #define MATROXFB_SRC_CRTC2 2
336 enum mga_chip { MGA_2064, MGA_2164, MGA_1064, MGA_1164, MGA_G100, MGA_G200, MGA_G400, MGA_G450, MGA_G550 };
338 struct matrox_bios {
339 unsigned int bios_valid : 1;
340 unsigned int pins_len;
341 unsigned char pins[128];
342 struct {
343 unsigned char vMaj, vMin, vRev;
344 } version;
345 struct {
346 unsigned char state, tvout;
347 } output;
350 struct matrox_switch;
351 struct matroxfb_driver;
352 struct matroxfb_dh_fb_info;
354 struct matrox_vsync {
355 wait_queue_head_t wait;
356 unsigned int cnt;
359 struct matrox_fb_info {
360 struct fb_info fbcon;
362 struct list_head next_fb;
364 int dead;
365 int initialized;
366 unsigned int usecount;
368 unsigned int userusecount;
369 unsigned long irq_flags;
371 struct matroxfb_par curr;
372 struct matrox_hw_state hw;
374 struct matrox_accel_data accel;
376 struct pci_dev* pcidev;
378 struct {
379 struct matrox_vsync vsync;
380 unsigned int pixclock;
381 int mnp;
382 int panpos;
383 } crtc1;
384 struct {
385 struct matrox_vsync vsync;
386 unsigned int pixclock;
387 int mnp;
388 struct matroxfb_dh_fb_info* info;
389 struct rw_semaphore lock;
390 } crtc2;
391 struct {
392 struct rw_semaphore lock;
393 struct {
394 int brightness, contrast, saturation, hue, gamma;
395 int testout, deflicker;
396 } tvo_params;
397 } altout;
398 #define MATROXFB_MAX_OUTPUTS 3
399 struct {
400 unsigned int src;
401 struct matrox_altout* output;
402 void* data;
403 unsigned int mode;
404 unsigned int default_src;
405 } outputs[MATROXFB_MAX_OUTPUTS];
407 #define MATROXFB_MAX_FB_DRIVERS 5
408 struct matroxfb_driver* (drivers[MATROXFB_MAX_FB_DRIVERS]);
409 void* (drivers_data[MATROXFB_MAX_FB_DRIVERS]);
410 unsigned int drivers_count;
412 struct {
413 unsigned long base; /* physical */
414 vaddr_t vbase; /* CPU view */
415 unsigned int len;
416 unsigned int len_usable;
417 unsigned int len_maximum;
418 } video;
420 struct {
421 unsigned long base; /* physical */
422 vaddr_t vbase; /* CPU view */
423 unsigned int len;
424 } mmio;
426 unsigned int max_pixel_clock;
427 unsigned int max_pixel_clock_panellink;
429 struct matrox_switch* hw_switch;
431 struct {
432 struct matrox_pll_features pll;
433 struct matrox_DAC1064_features DAC1064;
434 } features;
435 struct {
436 spinlock_t DAC;
437 spinlock_t accel;
438 } lock;
440 enum mga_chip chip;
442 int interleave;
443 int millenium;
444 int milleniumII;
445 struct {
446 int cfb4;
447 const int* vxres;
448 int cross4MB;
449 int text;
450 int plnwt;
451 int srcorg;
452 } capable;
453 #ifdef CONFIG_MTRR
454 struct {
455 int vram;
456 int vram_valid;
457 } mtrr;
458 #endif
459 struct {
460 int precise_width;
461 int mga_24bpp_fix;
462 int novga;
463 int nobios;
464 int nopciretry;
465 int noinit;
466 int sgram;
467 #ifdef CONFIG_FB_MATROX_32MB
468 int support32MB;
469 #endif
471 int accelerator;
472 int text_type_aux;
473 int video64bits;
474 int crtc2;
475 int maven_capable;
476 unsigned int vgastep;
477 unsigned int textmode;
478 unsigned int textstep;
479 unsigned int textvram; /* character cells */
480 unsigned int ydstorg; /* offset in bytes from video start to usable memory */
481 /* 0 except for 6MB Millenium */
482 int memtype;
483 int g450dac;
484 int dfp_type;
485 int panellink; /* G400 DFP possible (not G450/G550) */
486 int dualhead;
487 unsigned int fbResource;
488 } devflags;
489 struct fb_ops fbops;
490 struct matrox_bios bios;
491 struct {
492 struct matrox_pll_limits pixel;
493 struct matrox_pll_limits system;
494 struct matrox_pll_limits video;
495 } limits;
496 struct {
497 struct matrox_pll_cache pixel;
498 struct matrox_pll_cache system;
499 struct matrox_pll_cache video;
500 } cache;
501 struct {
502 struct {
503 unsigned int video;
504 unsigned int system;
505 } pll;
506 struct {
507 u_int32_t opt;
508 u_int32_t opt2;
509 u_int32_t opt3;
510 u_int32_t mctlwtst;
511 u_int32_t mctlwtst_core;
512 u_int32_t memmisc;
513 u_int32_t memrdbk;
514 u_int32_t maccess;
515 } reg;
516 struct {
517 unsigned int ddr:1,
518 emrswen:1,
519 dll:1;
520 } memory;
521 } values;
522 u_int32_t cmap[16];
525 #define info2minfo(info) container_of(info, struct matrox_fb_info, fbcon)
527 #ifdef CONFIG_FB_MATROX_MULTIHEAD
528 #define ACCESS_FBINFO2(info, x) (info->x)
529 #define ACCESS_FBINFO(x) ACCESS_FBINFO2(minfo,x)
531 #define MINFO minfo
533 #define WPMINFO2 struct matrox_fb_info* minfo
534 #define WPMINFO WPMINFO2 ,
535 #define CPMINFO2 const struct matrox_fb_info* minfo
536 #define CPMINFO CPMINFO2 ,
537 #define PMINFO2 minfo
538 #define PMINFO PMINFO2 ,
540 #define MINFO_FROM(x) struct matrox_fb_info* minfo = x
541 #else
543 extern struct matrox_fb_info matroxfb_global_mxinfo;
545 #define ACCESS_FBINFO(x) (matroxfb_global_mxinfo.x)
546 #define ACCESS_FBINFO2(info, x) (matroxfb_global_mxinfo.x)
548 #define MINFO (&matroxfb_global_mxinfo)
550 #define WPMINFO2 void
551 #define WPMINFO
552 #define CPMINFO2 void
553 #define CPMINFO
554 #define PMINFO2
555 #define PMINFO
557 #define MINFO_FROM(x)
559 #endif
561 #define MINFO_FROM_INFO(x) MINFO_FROM(info2minfo(x))
563 struct matrox_switch {
564 int (*preinit)(WPMINFO2);
565 void (*reset)(WPMINFO2);
566 int (*init)(WPMINFO struct my_timming*);
567 void (*restore)(WPMINFO2);
570 struct matroxfb_driver {
571 struct list_head node;
572 char* name;
573 void* (*probe)(struct matrox_fb_info* info);
574 void (*remove)(struct matrox_fb_info* info, void* data);
577 int matroxfb_register_driver(struct matroxfb_driver* drv);
578 void matroxfb_unregister_driver(struct matroxfb_driver* drv);
580 #define PCI_OPTION_REG 0x40
581 #define PCI_OPTION_ENABLE_ROM 0x40000000
583 #define PCI_MGA_INDEX 0x44
584 #define PCI_MGA_DATA 0x48
585 #define PCI_OPTION2_REG 0x50
586 #define PCI_OPTION3_REG 0x54
587 #define PCI_MEMMISC_REG 0x58
589 #define M_DWGCTL 0x1C00
590 #define M_MACCESS 0x1C04
591 #define M_CTLWTST 0x1C08
593 #define M_PLNWT 0x1C1C
595 #define M_BCOL 0x1C20
596 #define M_FCOL 0x1C24
598 #define M_SGN 0x1C58
599 #define M_LEN 0x1C5C
600 #define M_AR0 0x1C60
601 #define M_AR1 0x1C64
602 #define M_AR2 0x1C68
603 #define M_AR3 0x1C6C
604 #define M_AR4 0x1C70
605 #define M_AR5 0x1C74
606 #define M_AR6 0x1C78
608 #define M_CXBNDRY 0x1C80
609 #define M_FXBNDRY 0x1C84
610 #define M_YDSTLEN 0x1C88
611 #define M_PITCH 0x1C8C
612 #define M_YDST 0x1C90
613 #define M_YDSTORG 0x1C94
614 #define M_YTOP 0x1C98
615 #define M_YBOT 0x1C9C
617 /* mystique only */
618 #define M_CACHEFLUSH 0x1FFF
620 #define M_EXEC 0x0100
622 #define M_DWG_TRAP 0x04
623 #define M_DWG_BITBLT 0x08
624 #define M_DWG_ILOAD 0x09
626 #define M_DWG_LINEAR 0x0080
627 #define M_DWG_SOLID 0x0800
628 #define M_DWG_ARZERO 0x1000
629 #define M_DWG_SGNZERO 0x2000
630 #define M_DWG_SHIFTZERO 0x4000
632 #define M_DWG_REPLACE 0x000C0000
633 #define M_DWG_REPLACE2 (M_DWG_REPLACE | 0x40)
634 #define M_DWG_XOR 0x00060010
636 #define M_DWG_BFCOL 0x04000000
637 #define M_DWG_BMONOWF 0x08000000
639 #define M_DWG_TRANSC 0x40000000
641 #define M_FIFOSTATUS 0x1E10
642 #define M_STATUS 0x1E14
643 #define M_ICLEAR 0x1E18
644 #define M_IEN 0x1E1C
646 #define M_VCOUNT 0x1E20
648 #define M_RESET 0x1E40
649 #define M_MEMRDBK 0x1E44
651 #define M_AGP2PLL 0x1E4C
653 #define M_OPMODE 0x1E54
654 #define M_OPMODE_DMA_GEN_WRITE 0x00
655 #define M_OPMODE_DMA_BLIT 0x04
656 #define M_OPMODE_DMA_VECTOR_WRITE 0x08
657 #define M_OPMODE_DMA_LE 0x0000 /* little endian - no transformation */
658 #define M_OPMODE_DMA_BE_8BPP 0x0000
659 #define M_OPMODE_DMA_BE_16BPP 0x0100
660 #define M_OPMODE_DMA_BE_32BPP 0x0200
661 #define M_OPMODE_DIR_LE 0x000000 /* little endian - no transformation */
662 #define M_OPMODE_DIR_BE_8BPP 0x000000
663 #define M_OPMODE_DIR_BE_16BPP 0x010000
664 #define M_OPMODE_DIR_BE_32BPP 0x020000
666 #define M_ATTR_INDEX 0x1FC0
667 #define M_ATTR_DATA 0x1FC1
669 #define M_MISC_REG 0x1FC2
670 #define M_3C2_RD 0x1FC2
672 #define M_SEQ_INDEX 0x1FC4
673 #define M_SEQ_DATA 0x1FC5
674 #define M_SEQ1 0x01
675 #define M_SEQ1_SCROFF 0x20
677 #define M_MISC_REG_READ 0x1FCC
679 #define M_GRAPHICS_INDEX 0x1FCE
680 #define M_GRAPHICS_DATA 0x1FCF
682 #define M_CRTC_INDEX 0x1FD4
684 #define M_ATTR_RESET 0x1FDA
685 #define M_3DA_WR 0x1FDA
686 #define M_INSTS1 0x1FDA
688 #define M_EXTVGA_INDEX 0x1FDE
689 #define M_EXTVGA_DATA 0x1FDF
691 /* G200 only */
692 #define M_SRCORG 0x2CB4
693 #define M_DSTORG 0x2CB8
695 #define M_RAMDAC_BASE 0x3C00
697 /* fortunately, same on TVP3026 and MGA1064 */
698 #define M_DAC_REG (M_RAMDAC_BASE+0)
699 #define M_DAC_VAL (M_RAMDAC_BASE+1)
700 #define M_PALETTE_MASK (M_RAMDAC_BASE+2)
702 #define M_X_INDEX 0x00
703 #define M_X_DATAREG 0x0A
705 #define DAC_XGENIOCTRL 0x2A
706 #define DAC_XGENIODATA 0x2B
708 #define M_C2CTL 0x3C10
710 #define MX_OPTION_BSWAP 0x00000000
712 #ifdef __LITTLE_ENDIAN
713 #define M_OPMODE_4BPP (M_OPMODE_DMA_LE | M_OPMODE_DIR_LE | M_OPMODE_DMA_BLIT)
714 #define M_OPMODE_8BPP (M_OPMODE_DMA_LE | M_OPMODE_DIR_LE | M_OPMODE_DMA_BLIT)
715 #define M_OPMODE_16BPP (M_OPMODE_DMA_LE | M_OPMODE_DIR_LE | M_OPMODE_DMA_BLIT)
716 #define M_OPMODE_24BPP (M_OPMODE_DMA_LE | M_OPMODE_DIR_LE | M_OPMODE_DMA_BLIT)
717 #define M_OPMODE_32BPP (M_OPMODE_DMA_LE | M_OPMODE_DIR_LE | M_OPMODE_DMA_BLIT)
718 #else
719 #ifdef __BIG_ENDIAN
720 #define M_OPMODE_4BPP (M_OPMODE_DMA_LE | M_OPMODE_DIR_LE | M_OPMODE_DMA_BLIT) /* TODO */
721 #define M_OPMODE_8BPP (M_OPMODE_DMA_LE | M_OPMODE_DIR_BE_8BPP | M_OPMODE_DMA_BLIT)
722 #define M_OPMODE_16BPP (M_OPMODE_DMA_LE | M_OPMODE_DIR_BE_16BPP | M_OPMODE_DMA_BLIT)
723 #define M_OPMODE_24BPP (M_OPMODE_DMA_LE | M_OPMODE_DIR_BE_8BPP | M_OPMODE_DMA_BLIT) /* TODO, ?32 */
724 #define M_OPMODE_32BPP (M_OPMODE_DMA_LE | M_OPMODE_DIR_BE_32BPP | M_OPMODE_DMA_BLIT)
725 #else
726 #error "Byte ordering have to be defined. Cannot continue."
727 #endif
728 #endif
730 #define mga_inb(addr) mga_readb(ACCESS_FBINFO(mmio.vbase), (addr))
731 #define mga_inl(addr) mga_readl(ACCESS_FBINFO(mmio.vbase), (addr))
732 #define mga_outb(addr,val) mga_writeb(ACCESS_FBINFO(mmio.vbase), (addr), (val))
733 #define mga_outw(addr,val) mga_writew(ACCESS_FBINFO(mmio.vbase), (addr), (val))
734 #define mga_outl(addr,val) mga_writel(ACCESS_FBINFO(mmio.vbase), (addr), (val))
735 #define mga_readr(port,idx) (mga_outb((port),(idx)), mga_inb((port)+1))
736 #define mga_setr(addr,port,val) mga_outw(addr, ((val)<<8) | (port))
738 #define mga_fifo(n) do {} while ((mga_inl(M_FIFOSTATUS) & 0xFF) < (n))
740 #define WaitTillIdle() do {} while (mga_inl(M_STATUS) & 0x10000)
742 /* code speedup */
743 #ifdef CONFIG_FB_MATROX_MILLENIUM
744 #define isInterleave(x) (x->interleave)
745 #define isMillenium(x) (x->millenium)
746 #define isMilleniumII(x) (x->milleniumII)
747 #else
748 #define isInterleave(x) (0)
749 #define isMillenium(x) (0)
750 #define isMilleniumII(x) (0)
751 #endif
753 #define matroxfb_DAC_lock() spin_lock(&ACCESS_FBINFO(lock.DAC))
754 #define matroxfb_DAC_unlock() spin_unlock(&ACCESS_FBINFO(lock.DAC))
755 #define matroxfb_DAC_lock_irqsave(flags) spin_lock_irqsave(&ACCESS_FBINFO(lock.DAC),flags)
756 #define matroxfb_DAC_unlock_irqrestore(flags) spin_unlock_irqrestore(&ACCESS_FBINFO(lock.DAC),flags)
757 extern void matroxfb_DAC_out(CPMINFO int reg, int val);
758 extern int matroxfb_DAC_in(CPMINFO int reg);
759 extern void matroxfb_var2my(struct fb_var_screeninfo* fvsi, struct my_timming* mt);
760 extern int matroxfb_wait_for_sync(WPMINFO u_int32_t crtc);
761 extern int matroxfb_enable_irq(WPMINFO int reenable);
763 #ifdef MATROXFB_USE_SPINLOCKS
764 #define CRITBEGIN spin_lock_irqsave(&ACCESS_FBINFO(lock.accel), critflags);
765 #define CRITEND spin_unlock_irqrestore(&ACCESS_FBINFO(lock.accel), critflags);
766 #define CRITFLAGS unsigned long critflags;
767 #else
768 #define CRITBEGIN
769 #define CRITEND
770 #define CRITFLAGS
771 #endif
773 #endif /* __MATROXFB_H__ */