Merge git://git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux-2.6
[wrt350n-kernel.git] / arch / mips / sibyte / bcm1480 / smp.c
blob05d6f06ebda5a4254167ce88ba4ef11fcb838e6d
1 /*
2 * Copyright (C) 2001,2002,2004 Broadcom Corporation
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License
6 * as published by the Free Software Foundation; either version 2
7 * of the License, or (at your option) any later version.
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software
16 * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
19 #include <linux/init.h>
20 #include <linux/delay.h>
21 #include <linux/smp.h>
22 #include <linux/kernel_stat.h>
24 #include <asm/mmu_context.h>
25 #include <asm/io.h>
26 #include <asm/fw/cfe/cfe_api.h>
27 #include <asm/sibyte/sb1250.h>
28 #include <asm/sibyte/bcm1480_regs.h>
29 #include <asm/sibyte/bcm1480_int.h>
31 extern void smp_call_function_interrupt(void);
34 * These are routines for dealing with the bcm1480 smp capabilities
35 * independent of board/firmware
38 static void *mailbox_0_set_regs[] = {
39 IOADDR(A_BCM1480_IMR_CPU0_BASE + R_BCM1480_IMR_MAILBOX_0_SET_CPU),
40 IOADDR(A_BCM1480_IMR_CPU1_BASE + R_BCM1480_IMR_MAILBOX_0_SET_CPU),
41 IOADDR(A_BCM1480_IMR_CPU2_BASE + R_BCM1480_IMR_MAILBOX_0_SET_CPU),
42 IOADDR(A_BCM1480_IMR_CPU3_BASE + R_BCM1480_IMR_MAILBOX_0_SET_CPU),
45 static void *mailbox_0_clear_regs[] = {
46 IOADDR(A_BCM1480_IMR_CPU0_BASE + R_BCM1480_IMR_MAILBOX_0_CLR_CPU),
47 IOADDR(A_BCM1480_IMR_CPU1_BASE + R_BCM1480_IMR_MAILBOX_0_CLR_CPU),
48 IOADDR(A_BCM1480_IMR_CPU2_BASE + R_BCM1480_IMR_MAILBOX_0_CLR_CPU),
49 IOADDR(A_BCM1480_IMR_CPU3_BASE + R_BCM1480_IMR_MAILBOX_0_CLR_CPU),
52 static void *mailbox_0_regs[] = {
53 IOADDR(A_BCM1480_IMR_CPU0_BASE + R_BCM1480_IMR_MAILBOX_0_CPU),
54 IOADDR(A_BCM1480_IMR_CPU1_BASE + R_BCM1480_IMR_MAILBOX_0_CPU),
55 IOADDR(A_BCM1480_IMR_CPU2_BASE + R_BCM1480_IMR_MAILBOX_0_CPU),
56 IOADDR(A_BCM1480_IMR_CPU3_BASE + R_BCM1480_IMR_MAILBOX_0_CPU),
60 * SMP init and finish on secondary CPUs
62 void __cpuinit bcm1480_smp_init(void)
64 unsigned int imask = STATUSF_IP4 | STATUSF_IP3 | STATUSF_IP2 |
65 STATUSF_IP1 | STATUSF_IP0;
67 /* Set interrupt mask, but don't enable */
68 change_c0_status(ST0_IM, imask);
72 * These are routines for dealing with the sb1250 smp capabilities
73 * independent of board/firmware
77 * Simple enough; everything is set up, so just poke the appropriate mailbox
78 * register, and we should be set
80 static void bcm1480_send_ipi_single(int cpu, unsigned int action)
82 __raw_writeq((((u64)action)<< 48), mailbox_0_set_regs[cpu]);
85 static void bcm1480_send_ipi_mask(cpumask_t mask, unsigned int action)
87 unsigned int i;
89 for_each_cpu_mask(i, mask)
90 bcm1480_send_ipi_single(i, action);
94 * Code to run on secondary just after probing the CPU
96 static void __cpuinit bcm1480_init_secondary(void)
98 extern void bcm1480_smp_init(void);
100 bcm1480_smp_init();
104 * Do any tidying up before marking online and running the idle
105 * loop
107 static void __cpuinit bcm1480_smp_finish(void)
109 extern void sb1480_clockevent_init(void);
111 sb1480_clockevent_init();
112 local_irq_enable();
113 <<<<<<< HEAD:arch/mips/sibyte/bcm1480/smp.c
114 bcm1480_smp_finish();
115 =======
116 >>>>>>> 264e3e889d86e552b4191d69bb60f4f3b383135a:arch/mips/sibyte/bcm1480/smp.c
120 * Final cleanup after all secondaries booted
122 static void bcm1480_cpus_done(void)
127 * Setup the PC, SP, and GP of a secondary processor and start it
128 * running!
130 static void __cpuinit bcm1480_boot_secondary(int cpu, struct task_struct *idle)
132 int retval;
134 retval = cfe_cpu_start(cpu_logical_map(cpu), &smp_bootstrap,
135 __KSTK_TOS(idle),
136 (unsigned long)task_thread_info(idle), 0);
137 if (retval != 0)
138 printk("cfe_start_cpu(%i) returned %i\n" , cpu, retval);
142 * Use CFE to find out how many CPUs are available, setting up
143 * phys_cpu_present_map and the logical/physical mappings.
144 * XXXKW will the boot CPU ever not be physical 0?
146 * Common setup before any secondaries are started
148 static void __init bcm1480_smp_setup(void)
150 int i, num;
152 cpus_clear(phys_cpu_present_map);
153 cpu_set(0, phys_cpu_present_map);
154 __cpu_number_map[0] = 0;
155 __cpu_logical_map[0] = 0;
157 for (i = 1, num = 0; i < NR_CPUS; i++) {
158 if (cfe_cpu_stop(i) == 0) {
159 cpu_set(i, phys_cpu_present_map);
160 __cpu_number_map[i] = ++num;
161 __cpu_logical_map[num] = i;
164 printk(KERN_INFO "Detected %i available secondary CPU(s)\n", num);
167 static void __init bcm1480_prepare_cpus(unsigned int max_cpus)
171 struct plat_smp_ops bcm1480_smp_ops = {
172 .send_ipi_single = bcm1480_send_ipi_single,
173 .send_ipi_mask = bcm1480_send_ipi_mask,
174 .init_secondary = bcm1480_init_secondary,
175 .smp_finish = bcm1480_smp_finish,
176 .cpus_done = bcm1480_cpus_done,
177 .boot_secondary = bcm1480_boot_secondary,
178 .smp_setup = bcm1480_smp_setup,
179 .prepare_cpus = bcm1480_prepare_cpus,
182 void bcm1480_mailbox_interrupt(void)
184 int cpu = smp_processor_id();
185 unsigned int action;
187 kstat_this_cpu.irqs[K_BCM1480_INT_MBOX_0_0]++;
188 /* Load the mailbox register to figure out what we're supposed to do */
189 action = (__raw_readq(mailbox_0_regs[cpu]) >> 48) & 0xffff;
191 /* Clear the mailbox to clear the interrupt */
192 __raw_writeq(((u64)action)<<48, mailbox_0_clear_regs[cpu]);
195 * Nothing to do for SMP_RESCHEDULE_YOURSELF; returning from the
196 * interrupt will do the reschedule for us
199 if (action & SMP_CALL_FUNCTION)
200 smp_call_function_interrupt();