4 * Copyright (C) 2006 - 2007 Paul Mundt
6 * This file is subject to the terms and conditions of the GNU General Public
7 * License. See the file "COPYING" in the main directory of this archive
10 #include <linux/platform_device.h>
11 #include <linux/init.h>
12 #include <linux/serial.h>
13 <<<<<<< HEAD
:arch
/sh
/kernel
/cpu
/sh4a
/setup
-sh7722
.c
15 #include <linux/serial_sci.h>
16 >>>>>>> 264e3e889d86e552b4191d69bb60f4f3b383135a
:arch
/sh
/kernel
/cpu
/sh4a
/setup
-sh7722
.c
18 #include <asm/mmzone.h>
19 <<<<<<< HEAD
:arch
/sh
/kernel
/cpu
/sh4a
/setup
-sh7722
.c
22 >>>>>>> 264e3e889d86e552b4191d69bb60f4f3b383135a
:arch
/sh
/kernel
/cpu
/sh4a
/setup
-sh7722
.c
24 static struct resource usbf_resources
[] = {
29 .flags
= IORESOURCE_MEM
,
35 .flags
= IORESOURCE_IRQ
,
39 static struct platform_device usbf_device
= {
44 .coherent_dma_mask
= 0xffffffff,
46 .num_resources
= ARRAY_SIZE(usbf_resources
),
47 .resource
= usbf_resources
,
50 static struct plat_sci_port sci_platform_data
[] = {
52 .mapbase
= 0xffe00000,
53 .flags
= UPF_BOOT_AUTOCONF
,
55 .irqs
= { 80, 80, 80, 80 },
58 .mapbase
= 0xffe10000,
59 .flags
= UPF_BOOT_AUTOCONF
,
61 .irqs
= { 81, 81, 81, 81 },
64 .mapbase
= 0xffe20000,
65 .flags
= UPF_BOOT_AUTOCONF
,
67 .irqs
= { 82, 82, 82, 82 },
74 static struct platform_device sci_device
= {
78 .platform_data
= sci_platform_data
,
82 static struct platform_device
*sh7722_devices
[] __initdata
= {
87 static int __init
sh7722_devices_setup(void)
89 return platform_add_devices(sh7722_devices
,
90 ARRAY_SIZE(sh7722_devices
));
92 __initcall(sh7722_devices_setup
);
97 /* interrupt sources */
98 IRQ0
, IRQ1
, IRQ2
, IRQ3
, IRQ4
, IRQ5
, IRQ6
, IRQ7
,
100 SIM_ERI
, SIM_RXI
, SIM_TXI
, SIM_TEI
,
101 RTC_ATI
, RTC_PRI
, RTC_CUI
,
102 DMAC0
, DMAC1
, DMAC2
, DMAC3
,
103 VIO_CEUI
, VIO_BEUI
, VIO_VEUI
, VOU
,
105 USB_USBI0
, USB_USBI1
,
106 DMAC4
, DMAC5
, DMAC_DADERR
,
108 SCIF0
, SCIF1
, SCIF2
, SIOF0
, SIOF1
, SIO
,
109 FLCTL_FLSTEI
, FLCTL_FLENDI
, FLCTL_FLTREQ0I
, FLCTL_FLTREQ1I
,
110 I2C_ALI
, I2C_TACKI
, I2C_WAITI
, I2C_DTEI
,
111 SDHI0
, SDHI1
, SDHI2
, SDHI3
,
112 CMT
, TSIF
, SIU
, TWODG
,
116 /* interrupt groups */
118 SIM
, RTC
, DMAC0123
, VIOVOU
, USB
, DMAC45
, FLCTL
, I2C
, SDHI
,
121 static struct intc_vect vectors
[] __initdata
= {
122 INTC_VECT(IRQ0
, 0x600), INTC_VECT(IRQ1
, 0x620),
123 INTC_VECT(IRQ2
, 0x640), INTC_VECT(IRQ3
, 0x660),
124 INTC_VECT(IRQ4
, 0x680), INTC_VECT(IRQ5
, 0x6a0),
125 INTC_VECT(IRQ6
, 0x6c0), INTC_VECT(IRQ7
, 0x6e0),
126 INTC_VECT(SIM_ERI
, 0x700), INTC_VECT(SIM_RXI
, 0x720),
127 INTC_VECT(SIM_TXI
, 0x740), INTC_VECT(SIM_TEI
, 0x760),
128 INTC_VECT(RTC_ATI
, 0x780), INTC_VECT(RTC_PRI
, 0x7a0),
129 INTC_VECT(RTC_CUI
, 0x7c0),
130 INTC_VECT(DMAC0
, 0x800), INTC_VECT(DMAC1
, 0x820),
131 INTC_VECT(DMAC2
, 0x840), INTC_VECT(DMAC3
, 0x860),
132 INTC_VECT(VIO_CEUI
, 0x880), INTC_VECT(VIO_BEUI
, 0x8a0),
133 INTC_VECT(VIO_VEUI
, 0x8c0), INTC_VECT(VOU
, 0x8e0),
134 INTC_VECT(VPU
, 0x980), INTC_VECT(TPU
, 0x9a0),
135 INTC_VECT(USB_USBI0
, 0xa20), INTC_VECT(USB_USBI1
, 0xa40),
136 INTC_VECT(DMAC4
, 0xb80), INTC_VECT(DMAC5
, 0xba0),
137 INTC_VECT(DMAC_DADERR
, 0xbc0), INTC_VECT(KEYSC
, 0xbe0),
138 INTC_VECT(SCIF0
, 0xc00), INTC_VECT(SCIF1
, 0xc20),
139 INTC_VECT(SCIF2
, 0xc40), INTC_VECT(SIOF0
, 0xc80),
140 INTC_VECT(SIOF1
, 0xca0), INTC_VECT(SIO
, 0xd00),
141 INTC_VECT(FLCTL_FLSTEI
, 0xd80), INTC_VECT(FLCTL_FLENDI
, 0xda0),
142 INTC_VECT(FLCTL_FLTREQ0I
, 0xdc0), INTC_VECT(FLCTL_FLTREQ1I
, 0xde0),
143 INTC_VECT(I2C_ALI
, 0xe00), INTC_VECT(I2C_TACKI
, 0xe20),
144 INTC_VECT(I2C_WAITI
, 0xe40), INTC_VECT(I2C_DTEI
, 0xe60),
145 INTC_VECT(SDHI0
, 0xe80), INTC_VECT(SDHI1
, 0xea0),
146 INTC_VECT(SDHI2
, 0xec0), INTC_VECT(SDHI3
, 0xee0),
147 INTC_VECT(CMT
, 0xf00), INTC_VECT(TSIF
, 0xf20),
148 INTC_VECT(SIU
, 0xf80), INTC_VECT(TWODG
, 0xfa0),
149 INTC_VECT(TMU0
, 0x400), INTC_VECT(TMU1
, 0x420),
150 INTC_VECT(TMU2
, 0x440), INTC_VECT(IRDA
, 0x480),
151 INTC_VECT(JPU
, 0x560), INTC_VECT(LCDC
, 0x580),
154 static struct intc_group groups
[] __initdata
= {
155 INTC_GROUP(SIM
, SIM_ERI
, SIM_RXI
, SIM_TXI
, SIM_TEI
),
156 INTC_GROUP(RTC
, RTC_ATI
, RTC_PRI
, RTC_CUI
),
157 INTC_GROUP(DMAC0123
, DMAC0
, DMAC1
, DMAC2
, DMAC3
),
158 INTC_GROUP(VIOVOU
, VIO_CEUI
, VIO_BEUI
, VIO_VEUI
, VOU
),
159 INTC_GROUP(USB
, USB_USBI0
, USB_USBI1
),
160 INTC_GROUP(DMAC45
, DMAC4
, DMAC5
, DMAC_DADERR
),
161 INTC_GROUP(FLCTL
, FLCTL_FLSTEI
, FLCTL_FLENDI
,
162 FLCTL_FLTREQ0I
, FLCTL_FLTREQ1I
),
163 INTC_GROUP(I2C
, I2C_ALI
, I2C_TACKI
, I2C_WAITI
, I2C_DTEI
),
164 INTC_GROUP(SDHI
, SDHI0
, SDHI1
, SDHI2
, SDHI3
),
167 static struct intc_mask_reg mask_registers
[] __initdata
= {
168 { 0xa4080080, 0xa40800c0, 8, /* IMR0 / IMCR0 */
170 { 0xa4080084, 0xa40800c4, 8, /* IMR1 / IMCR1 */
171 { VOU
, VIO_VEUI
, VIO_BEUI
, VIO_CEUI
, DMAC3
, DMAC2
, DMAC1
, DMAC0
} },
172 { 0xa4080088, 0xa40800c8, 8, /* IMR2 / IMCR2 */
174 { 0xa408008c, 0xa40800cc, 8, /* IMR3 / IMCR3 */
175 { SIM_TEI
, SIM_TXI
, SIM_RXI
, SIM_ERI
, 0, 0, 0, IRDA
} },
176 { 0xa4080090, 0xa40800d0, 8, /* IMR4 / IMCR4 */
177 { 0, TMU2
, TMU1
, TMU0
, JPU
, 0, 0, LCDC
} },
178 { 0xa4080094, 0xa40800d4, 8, /* IMR5 / IMCR5 */
179 { KEYSC
, DMAC_DADERR
, DMAC5
, DMAC4
, 0, SCIF2
, SCIF1
, SCIF0
} },
180 { 0xa4080098, 0xa40800d8, 8, /* IMR6 / IMCR6 */
181 { 0, 0, 0, SIO
, 0, 0, SIOF1
, SIOF0
} },
182 { 0xa408009c, 0xa40800dc, 8, /* IMR7 / IMCR7 */
183 { I2C_DTEI
, I2C_WAITI
, I2C_TACKI
, I2C_ALI
,
184 FLCTL_FLTREQ1I
, FLCTL_FLTREQ0I
, FLCTL_FLENDI
, FLCTL_FLSTEI
} },
185 { 0xa40800a0, 0xa40800e0, 8, /* IMR8 / IMCR8 */
186 { SDHI3
, SDHI2
, SDHI1
, SDHI0
, 0, 0, TWODG
, SIU
} },
187 { 0xa40800a4, 0xa40800e4, 8, /* IMR9 / IMCR9 */
188 { 0, 0, 0, CMT
, 0, USB_USBI1
, USB_USBI0
, } },
189 { 0xa40800a8, 0xa40800e8, 8, /* IMR10 / IMCR10 */
191 { 0xa40800ac, 0xa40800ec, 8, /* IMR11 / IMCR11 */
192 { 0, RTC_CUI
, RTC_PRI
, RTC_ATI
, 0, TPU
, 0, TSIF
} },
193 { 0xa4140044, 0xa4140064, 8, /* INTMSK00 / INTMSKCLR00 */
194 { IRQ0
, IRQ1
, IRQ2
, IRQ3
, IRQ4
, IRQ5
, IRQ6
, IRQ7
} },
197 static struct intc_prio_reg prio_registers
[] __initdata
= {
198 { 0xa4080000, 0, 16, 4, /* IPRA */ { TMU0
, TMU1
, TMU2
, IRDA
} },
199 { 0xa4080004, 0, 16, 4, /* IPRB */ { JPU
, LCDC
, SIM
} },
200 { 0xa4080008, 0, 16, 4, /* IPRC */ { } },
201 { 0xa408000c, 0, 16, 4, /* IPRD */ { } },
202 { 0xa4080010, 0, 16, 4, /* IPRE */ { DMAC0123
, VIOVOU
, 0, VPU
} },
203 { 0xa4080014, 0, 16, 4, /* IPRF */ { KEYSC
, DMAC45
, USB
, CMT
} },
204 { 0xa4080018, 0, 16, 4, /* IPRG */ { SCIF0
, SCIF1
, SCIF2
} },
205 { 0xa408001c, 0, 16, 4, /* IPRH */ { SIOF0
, SIOF1
, FLCTL
, I2C
} },
206 { 0xa4080020, 0, 16, 4, /* IPRI */ { SIO
, 0, TSIF
, RTC
} },
207 { 0xa4080024, 0, 16, 4, /* IPRJ */ { 0, 0, SIU
} },
208 { 0xa4080028, 0, 16, 4, /* IPRK */ { 0, 0, 0, SDHI
} },
209 { 0xa408002c, 0, 16, 4, /* IPRL */ { TWODG
, 0, TPU
} },
210 { 0xa4140010, 0, 32, 4, /* INTPRI00 */
211 { IRQ0
, IRQ1
, IRQ2
, IRQ3
, IRQ4
, IRQ5
, IRQ6
, IRQ7
} },
214 static struct intc_sense_reg sense_registers
[] __initdata
= {
215 { 0xa414001c, 16, 2, /* ICR1 */
216 { IRQ0
, IRQ1
, IRQ2
, IRQ3
, IRQ4
, IRQ5
, IRQ6
, IRQ7
} },
219 static DECLARE_INTC_DESC(intc_desc
, "sh7722", vectors
, groups
,
220 mask_registers
, prio_registers
, sense_registers
);
222 void __init
plat_irq_setup(void)
224 register_intc_controller(&intc_desc
);
227 void __init
plat_mem_setup(void)
229 /* Register the URAM space as Node 1 */
230 setup_bootmem_node(1, 0x055f0000, 0x05610000);