2 * Copyright (C) 1998-2000 Michel Aubry, Maintainer
3 * Copyright (C) 1998-2000 Andrzej Krzysztofowicz, Maintainer
4 * Copyright (C) 1999-2000 CJ, cjtsai@ali.com.tw, Maintainer
6 * Copyright (C) 1998-2000 Andre Hedrick (andre@linux-ide.org)
7 * May be copied or modified under the terms of the GNU General Public License
8 * Copyright (C) 2002 Alan Cox <alan@redhat.com>
9 * ALi (now ULi M5228) support by Clear Zhang <Clear.Zhang@ali.com.tw>
10 * Copyright (C) 2007 MontaVista Software, Inc. <source@mvista.com>
11 * Copyright (C) 2007 Bartlomiej Zolnierkiewicz <bzolnier@gmail.com>
13 * (U)DMA capable version of ali 1533/1543(C), 1535(D)
15 **********************************************************************
16 * 9/7/99 --Parts from the above author are included and need to be
17 * converted into standard interface, once I finish the thought.
20 * Don't use LBA48 mode on ALi <= 0xC4
21 * Don't poke 0x79 with a non ALi northbridge
22 * Don't flip undefined bits on newer chipsets (fix Fujitsu laptop hang)
23 * Allow UDMA6 on revisions > 0xC4
26 * Chipset documentation available under NDA only
30 #include <linux/module.h>
31 #include <linux/types.h>
32 #include <linux/kernel.h>
33 #include <linux/pci.h>
34 #include <linux/hdreg.h>
35 #include <linux/ide.h>
36 #include <linux/init.h>
37 #include <linux/dmi.h>
41 #define DISPLAY_ALI_TIMINGS
44 * ALi devices are not plug in. Otherwise these static values would
45 * need to go. They ought to go away anyway
48 static u8 m5229_revision
;
49 static u8 chip_is_1543c_e
;
50 static struct pci_dev
*isa_dev
;
52 #if defined(DISPLAY_ALI_TIMINGS) && defined(CONFIG_IDE_PROC_FS)
53 #include <linux/stat.h>
54 #include <linux/proc_fs.h>
56 static u8 ali_proc
= 0;
58 static struct pci_dev
*bmide_dev
;
60 static char *fifo
[4] = {
66 static char *udmaT
[8] = {
77 static char *channel_status
[8] = {
89 * ali_get_info - generate proc file for ALi IDE
90 * @buffer: buffer to fill
91 * @addr: address of user start in buffer
92 * @offset: offset into 'file'
93 * @count: buffer count
95 * Walks the Ali devices and outputs summary data on the tuning and
96 * anything else that will help with debugging
99 static int ali_get_info (char *buffer
, char **addr
, off_t offset
, int count
)
102 u8 reg53h
, reg5xh
, reg5yh
, reg5xh1
, reg5yh1
, c0
, c1
, rev
, tmp
;
103 char *q
, *p
= buffer
;
106 pci_read_config_byte(bmide_dev
, 0x08, &rev
);
107 if (rev
>= 0xc1) /* M1543C or newer */
112 /* first fetch bibma: */
114 bibma
= pci_resource_start(bmide_dev
, 4);
117 * at that point bibma+0x2 et bibma+0xa are byte
118 * registers to investigate:
120 c0
= inb(bibma
+ 0x02);
121 c1
= inb(bibma
+ 0x0a);
124 "\n Ali M15x3 Chipset.\n");
126 " ------------------\n");
127 pci_read_config_byte(bmide_dev
, 0x78, ®53h
);
128 p
+= sprintf(p
, "PCI Clock: %d.\n", reg53h
);
130 pci_read_config_byte(bmide_dev
, 0x53, ®53h
);
132 "CD_ROM FIFO:%s, CD_ROM DMA:%s\n",
133 (reg53h
& 0x02) ? "Yes" : "No ",
134 (reg53h
& 0x01) ? "Yes" : "No " );
135 pci_read_config_byte(bmide_dev
, 0x74, ®53h
);
137 "FIFO Status: contains %d Words, runs%s%s\n\n",
139 (reg53h
& 0x40) ? " OVERWR" : "",
140 (reg53h
& 0x80) ? " OVERRD." : "." );
143 "-------------------primary channel"
144 "-------------------secondary channel"
147 pci_read_config_byte(bmide_dev
, 0x09, ®53h
);
151 (reg53h
& 0x20) ? "On " : "Off",
152 (reg53h
& 0x10) ? "On " : "Off" );
155 "both channels togth: %s"
157 (c0
&0x80) ? "No " : "Yes",
158 (c1
&0x80) ? "No " : "Yes" );
160 pci_read_config_byte(bmide_dev
, 0x76, ®53h
);
162 "Channel state: %s %s\n",
163 channel_status
[reg53h
& 0x07],
164 channel_status
[(reg53h
& 0x70) >> 4] );
166 pci_read_config_byte(bmide_dev
, 0x58, ®5xh
);
167 pci_read_config_byte(bmide_dev
, 0x5c, ®5yh
);
169 "Add. Setup Timing: %dT"
171 (reg5xh
& 0x07) ? (reg5xh
& 0x07) : 8,
172 (reg5yh
& 0x07) ? (reg5yh
& 0x07) : 8 );
174 pci_read_config_byte(bmide_dev
, 0x59, ®5xh
);
175 pci_read_config_byte(bmide_dev
, 0x5d, ®5yh
);
177 "Command Act. Count: %dT"
179 "Command Rec. Count: %dT"
181 (reg5xh
& 0x70) ? ((reg5xh
& 0x70) >> 4) : 8,
182 (reg5yh
& 0x70) ? ((reg5yh
& 0x70) >> 4) : 8,
183 (reg5xh
& 0x0f) ? (reg5xh
& 0x0f) : 16,
184 (reg5yh
& 0x0f) ? (reg5yh
& 0x0f) : 16 );
187 "----------------drive0-----------drive1"
188 "------------drive0-----------drive1------\n\n");
192 (c0
&0x20) ? "Yes" : "No ",
193 (c0
&0x40) ? "Yes" : "No ",
194 (c1
&0x20) ? "Yes" : "No ",
195 (c1
&0x40) ? "Yes" : "No " );
197 pci_read_config_byte(bmide_dev
, 0x54, ®5xh
);
198 pci_read_config_byte(bmide_dev
, 0x55, ®5yh
);
199 q
= "FIFO threshold: %2d Words %2d Words"
200 " %2d Words %2d Words\n";
203 (pci_read_config_byte(bmide_dev
, 0x4f, &tmp
), (tmp
&= 0x20))) {
204 p
+= sprintf(p
, q
, 8, 8, 8, 8);
207 (reg5xh
& 0x03) + 12,
208 ((reg5xh
& 0x30)>>4) + 12,
209 (reg5yh
& 0x03) + 12,
210 ((reg5yh
& 0x30)>>4) + 12 );
213 int t1
= (tmp
= (reg5xh
& 0x03)) ? (tmp
<< 3) : 4;
214 int t2
= (tmp
= ((reg5xh
& 0x30)>>4)) ? (tmp
<< 3) : 4;
215 int t3
= (tmp
= (reg5yh
& 0x03)) ? (tmp
<< 3) : 4;
216 int t4
= (tmp
= ((reg5yh
& 0x30)>>4)) ? (tmp
<< 3) : 4;
217 p
+= sprintf(p
, q
, t1
, t2
, t3
, t4
);
222 "FIFO threshold: %2d Words %2d Words"
223 " %2d Words %2d Words\n",
224 (reg5xh
& 0x03) + 12,
225 ((reg5xh
& 0x30)>>4) + 12,
226 (reg5yh
& 0x03) + 12,
227 ((reg5yh
& 0x30)>>4) + 12 );
231 "FIFO mode: %s %s %s %s\n",
232 fifo
[((reg5xh
& 0x0c) >> 2)],
233 fifo
[((reg5xh
& 0xc0) >> 6)],
234 fifo
[((reg5yh
& 0x0c) >> 2)],
235 fifo
[((reg5yh
& 0xc0) >> 6)] );
237 pci_read_config_byte(bmide_dev
, 0x5a, ®5xh
);
238 pci_read_config_byte(bmide_dev
, 0x5b, ®5xh1
);
239 pci_read_config_byte(bmide_dev
, 0x5e, ®5yh
);
240 pci_read_config_byte(bmide_dev
, 0x5f, ®5yh1
);
243 "------------------drive0-----------drive1"
244 "------------drive0-----------drive1------\n")*/
245 "Dt RW act. Cnt %2dT %2dT"
247 "Dt RW rec. Cnt %2dT %2dT"
249 (reg5xh
& 0x70) ? ((reg5xh
& 0x70) >> 4) : 8,
250 (reg5xh1
& 0x70) ? ((reg5xh1
& 0x70) >> 4) : 8,
251 (reg5yh
& 0x70) ? ((reg5yh
& 0x70) >> 4) : 8,
252 (reg5yh1
& 0x70) ? ((reg5yh1
& 0x70) >> 4) : 8,
253 (reg5xh
& 0x0f) ? (reg5xh
& 0x0f) : 16,
254 (reg5xh1
& 0x0f) ? (reg5xh1
& 0x0f) : 16,
255 (reg5yh
& 0x0f) ? (reg5yh
& 0x0f) : 16,
256 (reg5yh1
& 0x0f) ? (reg5yh1
& 0x0f) : 16 );
259 "-----------------------------------UDMA Timings"
260 "--------------------------------\n\n");
262 pci_read_config_byte(bmide_dev
, 0x56, ®5xh
);
263 pci_read_config_byte(bmide_dev
, 0x57, ®5yh
);
267 "UDMA timings: %s %s"
269 (reg5xh
& 0x08) ? "OK" : "No",
270 (reg5xh
& 0x80) ? "OK" : "No",
271 (reg5yh
& 0x08) ? "OK" : "No",
272 (reg5yh
& 0x80) ? "OK" : "No",
273 udmaT
[(reg5xh
& 0x07)],
274 udmaT
[(reg5xh
& 0x70) >> 4],
275 udmaT
[reg5yh
& 0x07],
276 udmaT
[(reg5yh
& 0x70) >> 4] );
278 return p
-buffer
; /* => must be less than 4k! */
280 #endif /* defined(DISPLAY_ALI_TIMINGS) && defined(CONFIG_IDE_PROC_FS) */
283 * ali_set_pio_mode - set host controller for PIO mode
285 * @pio: PIO mode number
287 * Program the controller for the given PIO mode.
290 static void ali_set_pio_mode(ide_drive_t
*drive
, const u8 pio
)
292 ide_hwif_t
*hwif
= HWIF(drive
);
293 struct pci_dev
*dev
= to_pci_dev(hwif
->dev
);
294 int s_time
, a_time
, c_time
;
295 u8 s_clc
, a_clc
, r_clc
;
297 int bus_speed
= system_bus_clock();
298 int port
= hwif
->channel
? 0x5c : 0x58;
299 int portFIFO
= hwif
->channel
? 0x55 : 0x54;
301 int unit
= drive
->select
.b
.unit
& 1;
303 s_time
= ide_pio_timings
[pio
].setup_time
;
304 a_time
= ide_pio_timings
[pio
].active_time
;
305 if ((s_clc
= (s_time
* bus_speed
+ 999) / 1000) >= 8)
307 if ((a_clc
= (a_time
* bus_speed
+ 999) / 1000) >= 8)
309 c_time
= ide_pio_timings
[pio
].cycle_time
;
312 if ((r_clc
= ((c_time
- s_time
- a_time
) * bus_speed
+ 999) / 1000) >= 16)
316 if (!(r_clc
= (c_time
* bus_speed
+ 999) / 1000 - a_clc
- s_clc
)) {
322 local_irq_save(flags
);
325 * PIO mode => ATA FIFO on, ATAPI FIFO off
327 pci_read_config_byte(dev
, portFIFO
, &cd_dma_fifo
);
328 if (drive
->media
==ide_disk
) {
330 pci_write_config_byte(dev
, portFIFO
, (cd_dma_fifo
& 0x0F) | 0x50);
332 pci_write_config_byte(dev
, portFIFO
, (cd_dma_fifo
& 0xF0) | 0x05);
336 pci_write_config_byte(dev
, portFIFO
, cd_dma_fifo
& 0x0F);
338 pci_write_config_byte(dev
, portFIFO
, cd_dma_fifo
& 0xF0);
342 pci_write_config_byte(dev
, port
, s_clc
);
343 pci_write_config_byte(dev
, port
+drive
->select
.b
.unit
+2, (a_clc
<< 4) | r_clc
);
344 local_irq_restore(flags
);
348 * { 70, 165, 365 }, PIO Mode 0
349 * { 50, 125, 208 }, PIO Mode 1
350 * { 30, 100, 110 }, PIO Mode 2
351 * { 30, 80, 70 }, PIO Mode 3 with IORDY
352 * { 25, 70, 25 }, PIO Mode 4 with IORDY ns
353 * { 20, 50, 30 } PIO Mode 5 with IORDY (nonstandard)
358 * ali_udma_filter - compute UDMA mask
361 * Return available UDMA modes.
363 * The actual rules for the ALi are:
364 * No UDMA on revisions <= 0x20
365 * Disk only for revisions < 0xC2
366 * Not WDC drives for revisions < 0xC2
368 * FIXME: WDC ifdef needs to die
371 static u8
ali_udma_filter(ide_drive_t
*drive
)
373 if (m5229_revision
> 0x20 && m5229_revision
< 0xC2) {
374 if (drive
->media
!= ide_disk
)
376 #ifndef CONFIG_WDC_ALI15X3
377 if (chip_is_1543c_e
&& strstr(drive
->id
->model
, "WDC "))
382 return drive
->hwif
->ultra_mask
;
386 * ali_set_dma_mode - set host controller for DMA mode
390 * Configure the hardware for the desired IDE transfer mode.
393 static void ali_set_dma_mode(ide_drive_t
*drive
, const u8 speed
)
395 ide_hwif_t
*hwif
= HWIF(drive
);
396 struct pci_dev
*dev
= to_pci_dev(hwif
->dev
);
398 u8 unit
= (drive
->select
.b
.unit
& 0x01);
400 int m5229_udma
= (hwif
->channel
) ? 0x57 : 0x56;
402 if (speed
== XFER_UDMA_6
)
405 if (speed
< XFER_UDMA_0
) {
406 u8 ultra_enable
= (unit
) ? 0x7f : 0xf7;
408 * clear "ultra enable" bit
410 pci_read_config_byte(dev
, m5229_udma
, &tmpbyte
);
411 tmpbyte
&= ultra_enable
;
412 pci_write_config_byte(dev
, m5229_udma
, tmpbyte
);
415 * FIXME: Oh, my... DMA timings are never set.
418 pci_read_config_byte(dev
, m5229_udma
, &tmpbyte
);
419 tmpbyte
&= (0x0f << ((1-unit
) << 2));
421 * enable ultra dma and set timing
423 tmpbyte
|= ((0x08 | ((4-speed1
)&0x07)) << (unit
<< 2));
424 pci_write_config_byte(dev
, m5229_udma
, tmpbyte
);
425 if (speed
>= XFER_UDMA_3
) {
426 pci_read_config_byte(dev
, 0x4b, &tmpbyte
);
428 pci_write_config_byte(dev
, 0x4b, tmpbyte
);
434 * ali15x3_dma_setup - begin a DMA phase
435 * @drive: target device
437 * Returns 1 if the DMA cannot be performed, zero on success.
440 static int ali15x3_dma_setup(ide_drive_t
*drive
)
442 if (m5229_revision
< 0xC2 && drive
->media
!= ide_disk
) {
443 if (rq_data_dir(drive
->hwif
->hwgroup
->rq
))
444 return 1; /* try PIO instead of DMA */
446 return ide_dma_setup(drive
);
450 * init_chipset_ali15x3 - Initialise an ALi IDE controller
452 * @name: Name of the controller
454 * This function initializes the ALI IDE controller and where
455 * appropriate also sets up the 1533 southbridge.
458 static unsigned int __devinit
init_chipset_ali15x3 (struct pci_dev
*dev
, const char *name
)
462 struct pci_dev
*north
= pci_get_slot(dev
->bus
, PCI_DEVFN(0,0));
464 m5229_revision
= dev
->revision
;
466 isa_dev
= pci_get_device(PCI_VENDOR_ID_AL
, PCI_DEVICE_ID_AL_M1533
, NULL
);
468 #if defined(DISPLAY_ALI_TIMINGS) && defined(CONFIG_IDE_PROC_FS)
472 ide_pci_create_host_proc("ali", ali_get_info
);
474 #endif /* defined(DISPLAY_ALI_TIMINGS) && defined(CONFIG_IDE_PROC_FS) */
476 local_irq_save(flags
);
478 if (m5229_revision
< 0xC2) {
480 * revision 0x20 (1543-E, 1543-F)
481 * revision 0xC0, 0xC1 (1543C-C, 1543C-D, 1543C-E)
482 * clear CD-ROM DMA write bit, m5229, 0x4b, bit 7
484 pci_read_config_byte(dev
, 0x4b, &tmpbyte
);
488 pci_write_config_byte(dev
, 0x4b, tmpbyte
& 0x7F);
490 * check m1533, 0x5e, bit 1~4 == 1001 => & 00011110 = 00010010
492 if (m5229_revision
>= 0x20 && isa_dev
) {
493 pci_read_config_byte(isa_dev
, 0x5e, &tmpbyte
);
494 chip_is_1543c_e
= ((tmpbyte
& 0x1e) == 0x12) ? 1: 0;
500 * 1543C-B?, 1535, 1535D, 1553
501 * Note 1: not all "motherboard" support this detection
502 * Note 2: if no udma 66 device, the detection may "error".
503 * but in this case, we will not set the device to
504 * ultra 66, the detection result is not important
508 * enable "Cable Detection", m5229, 0x4b, bit3
510 pci_read_config_byte(dev
, 0x4b, &tmpbyte
);
511 pci_write_config_byte(dev
, 0x4b, tmpbyte
| 0x08);
514 * We should only tune the 1533 enable if we are using an ALi
515 * North bridge. We might have no north found on some zany
516 * box without a device at 0:0.0. The ALi bridge will be at
517 * 0:0.0 so if we didn't find one we know what is cooking.
519 if (north
&& north
->vendor
!= PCI_VENDOR_ID_AL
)
522 if (m5229_revision
< 0xC5 && isa_dev
)
525 * set south-bridge's enable bit, m1533, 0x79
528 pci_read_config_byte(isa_dev
, 0x79, &tmpbyte
);
529 if (m5229_revision
== 0xC2) {
531 * 1543C-B0 (m1533, 0x79, bit 2)
533 pci_write_config_byte(isa_dev
, 0x79, tmpbyte
| 0x04);
534 } else if (m5229_revision
>= 0xC3) {
536 * 1553/1535 (m1533, 0x79, bit 1)
538 pci_write_config_byte(isa_dev
, 0x79, tmpbyte
| 0x02);
544 * CD_ROM DMA on (m5229, 0x53, bit0)
545 * Enable this bit even if we want to use PIO.
546 * PIO FIFO off (m5229, 0x53, bit1)
547 * The hardware will use 0x54h and 0x55h to control PIO FIFO.
548 * (Not on later devices it seems)
550 * 0x53 changes meaning on later revs - we must no touch
551 * bit 1 on them. Need to check if 0x20 is the right break.
553 if (m5229_revision
>= 0x20) {
554 pci_read_config_byte(dev
, 0x53, &tmpbyte
);
556 if (m5229_revision
<= 0x20)
557 tmpbyte
= (tmpbyte
& (~0x02)) | 0x01;
558 else if (m5229_revision
== 0xc7 || m5229_revision
== 0xc8)
563 pci_write_config_byte(dev
, 0x53, tmpbyte
);
566 pci_dev_put(isa_dev
);
567 local_irq_restore(flags
);
572 * Cable special cases
575 static const struct dmi_system_id cable_dmi_table
[] = {
577 .ident
= "HP Pavilion N5430",
579 DMI_MATCH(DMI_BOARD_VENDOR
, "Hewlett-Packard"),
580 DMI_MATCH(DMI_BOARD_VERSION
, "OmniBook N32N-736"),
584 .ident
= "Toshiba Satellite S1800-814",
586 DMI_MATCH(DMI_SYS_VENDOR
, "TOSHIBA"),
587 DMI_MATCH(DMI_PRODUCT_NAME
, "S1800-814"),
593 static int ali_cable_override(struct pci_dev
*pdev
)
596 if (pdev
->subsystem_vendor
== 0x10CF &&
597 pdev
->subsystem_device
== 0x10AF)
600 /* Mitac 8317 (Winbook-A) and relatives */
601 if (pdev
->subsystem_vendor
== 0x1071 &&
602 pdev
->subsystem_device
== 0x8317)
606 if (dmi_check_system(cable_dmi_table
))
613 * ata66_ali15x3 - check for UDMA 66 support
614 * @hwif: IDE interface
616 * This checks if the controller and the cable are capable
617 * of UDMA66 transfers. It doesn't check the drives.
618 * But see note 2 below!
620 * FIXME: frobs bits that are not defined on newer ALi devicea
623 static u8 __devinit
ata66_ali15x3(ide_hwif_t
*hwif
)
625 struct pci_dev
*dev
= to_pci_dev(hwif
->dev
);
627 u8 cbl
= ATA_CBL_PATA40
, tmpbyte
;
629 local_irq_save(flags
);
631 if (m5229_revision
>= 0xC2) {
633 * m5229 80-pin cable detection (from Host View)
635 * 0x4a bit0 is 0 => primary channel has 80-pin
636 * 0x4a bit1 is 0 => secondary channel has 80-pin
638 * Certain laptops use short but suitable cables
639 * and don't implement the detect logic.
641 if (ali_cable_override(dev
))
642 cbl
= ATA_CBL_PATA40_SHORT
;
644 pci_read_config_byte(dev
, 0x4a, &tmpbyte
);
645 if ((tmpbyte
& (1 << hwif
->channel
)) == 0)
646 cbl
= ATA_CBL_PATA80
;
650 local_irq_restore(flags
);
656 * init_hwif_common_ali15x3 - Set up ALI IDE hardware
657 * @hwif: IDE interface
659 * Initialize the IDE structure side of the ALi 15x3 driver.
662 static void __devinit
init_hwif_common_ali15x3 (ide_hwif_t
*hwif
)
664 hwif
->set_pio_mode
= &ali_set_pio_mode
;
665 hwif
->set_dma_mode
= &ali_set_dma_mode
;
666 hwif
->udma_filter
= &ali_udma_filter
;
668 hwif
->cable_detect
= ata66_ali15x3
;
670 if (hwif
->dma_base
== 0)
673 hwif
->dma_setup
= &ali15x3_dma_setup
;
677 * init_hwif_ali15x3 - Initialize the ALI IDE x86 stuff
678 * @hwif: interface to configure
680 * Obtain the IRQ tables for an ALi based IDE solution on the PC
681 * class platforms. This part of the code isn't applicable to the
685 static void __devinit
init_hwif_ali15x3 (ide_hwif_t
*hwif
)
687 struct pci_dev
*dev
= to_pci_dev(hwif
->dev
);
689 s8 irq_routing_table
[] = { -1, 9, 3, 10, 4, 5, 7, 6,
690 1, 11, 0, 12, 0, 14, 0, 15 };
693 if (dev
->device
== PCI_DEVICE_ID_AL_M5229
)
694 hwif
->irq
= hwif
->channel
? 15 : 14;
698 * read IDE interface control
700 pci_read_config_byte(isa_dev
, 0x58, &ideic
);
703 ideic
= ideic
& 0x03;
705 /* get IRQ for IDE Controller */
706 if ((hwif
->channel
&& ideic
== 0x03) ||
707 (!hwif
->channel
&& !ideic
)) {
709 * get SIRQ1 routing table
711 pci_read_config_byte(isa_dev
, 0x44, &inmir
);
712 inmir
= inmir
& 0x0f;
713 irq
= irq_routing_table
[inmir
];
714 } else if (hwif
->channel
&& !(ideic
& 0x01)) {
716 * get SIRQ2 routing table
718 pci_read_config_byte(isa_dev
, 0x75, &inmir
);
719 inmir
= inmir
& 0x0f;
720 irq
= irq_routing_table
[inmir
];
726 init_hwif_common_ali15x3(hwif
);
730 * init_dma_ali15x3 - set up DMA on ALi15x3
731 * @hwif: IDE interface
732 * @dmabase: DMA interface base PCI address
734 * Set up the DMA functionality on the ALi 15x3. For the ALi
735 * controllers this is generic so we can let the generic code do
739 static void __devinit
init_dma_ali15x3 (ide_hwif_t
*hwif
, unsigned long dmabase
)
741 if (m5229_revision
< 0x20)
744 outb(inb(dmabase
+ 2) & 0x60, dmabase
+ 2);
745 ide_setup_dma(hwif
, dmabase
);
748 static const struct ide_port_info ali15x3_chipset __devinitdata
= {
750 .init_chipset
= init_chipset_ali15x3
,
751 .init_hwif
= init_hwif_ali15x3
,
752 .init_dma
= init_dma_ali15x3
,
753 .host_flags
= IDE_HFLAG_BOOTABLE
,
754 .pio_mask
= ATA_PIO5
,
755 .swdma_mask
= ATA_SWDMA2
,
756 .mwdma_mask
= ATA_MWDMA2
,
760 * alim15x3_init_one - set up an ALi15x3 IDE controller
761 * @dev: PCI device to set up
763 * Perform the actual set up for an ALi15x3 that has been found by the
767 static int __devinit
alim15x3_init_one(struct pci_dev
*dev
, const struct pci_device_id
*id
)
769 static struct pci_device_id ati_rs100
[] = {
770 { PCI_DEVICE(PCI_VENDOR_ID_ATI
, PCI_DEVICE_ID_ATI_RS100
) },
774 struct ide_port_info d
= ali15x3_chipset
;
775 u8 rev
= dev
->revision
, idx
= id
->driver_data
;
777 if (pci_dev_present(ati_rs100
))
778 printk(KERN_WARNING
"alim15x3: ATI Radeon IGP Northbridge is not yet fully tested.\n");
780 /* don't use LBA48 DMA on ALi devices before rev 0xC5 */
782 d
.host_flags
|= IDE_HFLAG_NO_LBA48_DMA
;
786 d
.host_flags
|= IDE_HFLAG_NO_ATAPI_DMA
;
789 d
.udma_mask
= ATA_UDMA2
;
790 else if (rev
== 0xC2 || rev
== 0xC3)
791 d
.udma_mask
= ATA_UDMA4
;
792 else if (rev
== 0xC4)
793 d
.udma_mask
= ATA_UDMA5
;
795 d
.udma_mask
= ATA_UDMA6
;
799 d
.host_flags
|= IDE_HFLAG_CLEAR_SIMPLEX
;
801 #if defined(CONFIG_SPARC64)
802 d
.init_hwif
= init_hwif_common_ali15x3
;
803 #endif /* CONFIG_SPARC64 */
804 return ide_setup_pci_device(dev
, &d
);
808 static const struct pci_device_id alim15x3_pci_tbl
[] = {
809 { PCI_VDEVICE(AL
, PCI_DEVICE_ID_AL_M5229
), 0 },
810 { PCI_VDEVICE(AL
, PCI_DEVICE_ID_AL_M5228
), 1 },
813 MODULE_DEVICE_TABLE(pci
, alim15x3_pci_tbl
);
815 static struct pci_driver driver
= {
816 .name
= "ALI15x3_IDE",
817 .id_table
= alim15x3_pci_tbl
,
818 .probe
= alim15x3_init_one
,
821 static int __init
ali15x3_ide_init(void)
823 return ide_pci_register_driver(&driver
);
826 module_init(ali15x3_ide_init
);
828 MODULE_AUTHOR("Michael Aubry, Andrzej Krzysztofowicz, CJ, Andre Hedrick, Alan Cox");
829 MODULE_DESCRIPTION("PCI driver module for ALi 15x3 IDE");
830 MODULE_LICENSE("GPL");