2 ** System Bus Adapter (SBA) I/O MMU manager
4 ** (c) Copyright 2000-2004 Grant Grundler <grundler @ parisc-linux x org>
5 ** (c) Copyright 2004 Naresh Kumar Inna <knaresh at india x hp x com>
6 ** (c) Copyright 2000-2004 Hewlett-Packard Company
8 ** Portions (c) 1999 Dave S. Miller (from sparc64 I/O MMU code)
10 ** This program is free software; you can redistribute it and/or modify
11 ** it under the terms of the GNU General Public License as published by
12 ** the Free Software Foundation; either version 2 of the License, or
13 ** (at your option) any later version.
16 ** This module initializes the IOC (I/O Controller) found on B1000/C3000/
17 ** J5000/J7000/N-class/L-class machines and their successors.
19 ** FIXME: add DMA hint support programming in both sba and lba modules.
22 #include <linux/types.h>
23 #include <linux/kernel.h>
24 #include <linux/spinlock.h>
25 #include <linux/slab.h>
26 #include <linux/init.h>
29 #include <linux/string.h>
30 #include <linux/pci.h>
31 #include <linux/scatterlist.h>
32 <<<<<<< HEAD
:drivers
/parisc
/sba_iommu
.c
34 #include <linux/iommu-helper.h>
35 >>>>>>> 264e3e889d86e552b4191d69bb60f4f3b383135a
:drivers
/parisc
/sba_iommu
.c
37 #include <asm/byteorder.h>
39 #include <asm/dma.h> /* for DMA_CHUNK_SIZE */
41 #include <asm/hardware.h> /* for register_parisc_driver() stuff */
43 #include <linux/proc_fs.h>
44 #include <linux/seq_file.h>
46 #include <asm/ropes.h>
47 #include <asm/mckinley.h> /* for proc_mckinley_root */
48 #include <asm/runway.h> /* for proc_runway_root */
49 #include <asm/pdc.h> /* for PDC_MODEL_* */
50 #include <asm/pdcpat.h> /* for is_pdc_pat() */
51 #include <asm/parisc-device.h>
53 #define MODULE_NAME "SBA"
56 ** The number of debug flags is a clue - this code is fragile.
57 ** Don't even think about messing with it unless you have
58 ** plenty of 710's to sacrifice to the computer gods. :^)
62 #undef DEBUG_SBA_RUN_SG
63 #undef DEBUG_SBA_RESOURCE
64 #undef ASSERT_PDIR_SANITY
65 #undef DEBUG_LARGE_SG_ENTRIES
69 #define DBG_INIT(x...) printk(x)
71 #define DBG_INIT(x...)
75 #define DBG_RUN(x...) printk(x)
80 #ifdef DEBUG_SBA_RUN_SG
81 #define DBG_RUN_SG(x...) printk(x)
83 #define DBG_RUN_SG(x...)
87 #ifdef DEBUG_SBA_RESOURCE
88 #define DBG_RES(x...) printk(x)
93 #define SBA_INLINE __inline__
95 #define DEFAULT_DMA_HINT_REG 0
97 struct sba_device
*sba_list
;
98 EXPORT_SYMBOL_GPL(sba_list
);
100 static unsigned long ioc_needs_fdc
= 0;
102 /* global count of IOMMUs in the system */
103 static unsigned int global_ioc_cnt
= 0;
105 /* PA8700 (Piranha 2.2) bug workaround */
106 static unsigned long piranha_bad_128k
= 0;
108 /* Looks nice and keeps the compiler happy */
109 #define SBA_DEV(d) ((struct sba_device *) (d))
111 #ifdef CONFIG_AGP_PARISC
112 #define SBA_AGP_SUPPORT
113 #endif /*CONFIG_AGP_PARISC*/
115 #ifdef SBA_AGP_SUPPORT
116 static int sba_reserve_agpgart
= 1;
117 module_param(sba_reserve_agpgart
, int, 0444);
118 MODULE_PARM_DESC(sba_reserve_agpgart
, "Reserve half of IO pdir as AGPGART");
122 /************************************
123 ** SBA register read and write support
125 ** BE WARNED: register writes are posted.
126 ** (ie follow writes which must reach HW with a read)
128 ** Superdome (in particular, REO) allows only 64-bit CSR accesses.
130 #define READ_REG32(addr) readl(addr)
131 #define READ_REG64(addr) readq(addr)
132 #define WRITE_REG32(val, addr) writel((val), (addr))
133 #define WRITE_REG64(val, addr) writeq((val), (addr))
136 #define READ_REG(addr) READ_REG64(addr)
137 #define WRITE_REG(value, addr) WRITE_REG64(value, addr)
139 #define READ_REG(addr) READ_REG32(addr)
140 #define WRITE_REG(value, addr) WRITE_REG32(value, addr)
143 #ifdef DEBUG_SBA_INIT
145 /* NOTE: When CONFIG_64BIT isn't defined, READ_REG64() is two 32-bit reads */
148 * sba_dump_ranges - debugging only - print ranges assigned to this IOA
149 * @hpa: base address of the sba
151 * Print the MMIO and IO Port address ranges forwarded by an Astro/Ike/RIO
152 * IO Adapter (aka Bus Converter).
155 sba_dump_ranges(void __iomem
*hpa
)
157 DBG_INIT("SBA at 0x%p\n", hpa
);
158 DBG_INIT("IOS_DIST_BASE : %Lx\n", READ_REG64(hpa
+IOS_DIST_BASE
));
159 DBG_INIT("IOS_DIST_MASK : %Lx\n", READ_REG64(hpa
+IOS_DIST_MASK
));
160 DBG_INIT("IOS_DIST_ROUTE : %Lx\n", READ_REG64(hpa
+IOS_DIST_ROUTE
));
162 DBG_INIT("IOS_DIRECT_BASE : %Lx\n", READ_REG64(hpa
+IOS_DIRECT_BASE
));
163 DBG_INIT("IOS_DIRECT_MASK : %Lx\n", READ_REG64(hpa
+IOS_DIRECT_MASK
));
164 DBG_INIT("IOS_DIRECT_ROUTE: %Lx\n", READ_REG64(hpa
+IOS_DIRECT_ROUTE
));
168 * sba_dump_tlb - debugging only - print IOMMU operating parameters
169 * @hpa: base address of the IOMMU
171 * Print the size/location of the IO MMU PDIR.
173 static void sba_dump_tlb(void __iomem
*hpa
)
175 DBG_INIT("IO TLB at 0x%p\n", hpa
);
176 DBG_INIT("IOC_IBASE : 0x%Lx\n", READ_REG64(hpa
+IOC_IBASE
));
177 DBG_INIT("IOC_IMASK : 0x%Lx\n", READ_REG64(hpa
+IOC_IMASK
));
178 DBG_INIT("IOC_TCNFG : 0x%Lx\n", READ_REG64(hpa
+IOC_TCNFG
));
179 DBG_INIT("IOC_PDIR_BASE: 0x%Lx\n", READ_REG64(hpa
+IOC_PDIR_BASE
));
183 #define sba_dump_ranges(x)
184 #define sba_dump_tlb(x)
185 #endif /* DEBUG_SBA_INIT */
188 #ifdef ASSERT_PDIR_SANITY
191 * sba_dump_pdir_entry - debugging only - print one IOMMU PDIR entry
192 * @ioc: IO MMU structure which owns the pdir we are interested in.
193 * @msg: text to print ont the output line.
196 * Print one entry of the IO MMU PDIR in human readable form.
199 sba_dump_pdir_entry(struct ioc
*ioc
, char *msg
, uint pide
)
201 /* start printing from lowest pde in rval */
202 u64
*ptr
= &(ioc
->pdir_base
[pide
& (~0U * BITS_PER_LONG
)]);
203 unsigned long *rptr
= (unsigned long *) &(ioc
->res_map
[(pide
>>3) & ~(sizeof(unsigned long) - 1)]);
206 printk(KERN_DEBUG
"SBA: %s rp %p bit %d rval 0x%lx\n",
208 rptr
, pide
& (BITS_PER_LONG
- 1), *rptr
);
211 while (rcnt
< BITS_PER_LONG
) {
212 printk(KERN_DEBUG
"%s %2d %p %016Lx\n",
213 (rcnt
== (pide
& (BITS_PER_LONG
- 1)))
219 printk(KERN_DEBUG
"%s", msg
);
224 * sba_check_pdir - debugging only - consistency checker
225 * @ioc: IO MMU structure which owns the pdir we are interested in.
226 * @msg: text to print ont the output line.
228 * Verify the resource map and pdir state is consistent
231 sba_check_pdir(struct ioc
*ioc
, char *msg
)
233 u32
*rptr_end
= (u32
*) &(ioc
->res_map
[ioc
->res_size
]);
234 u32
*rptr
= (u32
*) ioc
->res_map
; /* resource map ptr */
235 u64
*pptr
= ioc
->pdir_base
; /* pdir ptr */
238 while (rptr
< rptr_end
) {
240 int rcnt
= 32; /* number of bits we might check */
243 /* Get last byte and highest bit from that */
244 u32 pde
= ((u32
) (((char *)pptr
)[7])) << 24;
245 if ((rval
^ pde
) & 0x80000000)
248 ** BUMMER! -- res_map != pdir --
249 ** Dump rval and matching pdir entries
251 sba_dump_pdir_entry(ioc
, msg
, pide
);
255 rval
<<= 1; /* try the next bit */
259 rptr
++; /* look at next word of res_map */
261 /* It'd be nice if we always got here :^) */
267 * sba_dump_sg - debugging only - print Scatter-Gather list
268 * @ioc: IO MMU structure which owns the pdir we are interested in.
269 * @startsg: head of the SG list
270 * @nents: number of entries in SG list
272 * print the SG list so we can verify it's correct by hand.
275 sba_dump_sg( struct ioc
*ioc
, struct scatterlist
*startsg
, int nents
)
277 while (nents
-- > 0) {
278 printk(KERN_DEBUG
" %d : %08lx/%05x %p/%05x\n",
280 (unsigned long) sg_dma_address(startsg
),
282 sg_virt_addr(startsg
), startsg
->length
);
287 #endif /* ASSERT_PDIR_SANITY */
292 /**************************************************************
294 * I/O Pdir Resource Management
296 * Bits set in the resource map are in use.
297 * Each bit can represent a number of pages.
298 * LSbs represent lower addresses (IOVA's).
300 ***************************************************************/
301 #define PAGES_PER_RANGE 1 /* could increase this to 4 or 8 if needed */
303 /* Convert from IOVP to IOVA and vice versa. */
306 /* Pluto (aka ZX1) boxes need to set or clear the ibase bits appropriately */
307 #define SBA_IOVA(ioc,iovp,offset,hint_reg) ((ioc->ibase) | (iovp) | (offset))
308 #define SBA_IOVP(ioc,iova) ((iova) & (ioc)->iovp_mask)
310 /* only support Astro and ancestors. Saves a few cycles in key places */
311 #define SBA_IOVA(ioc,iovp,offset,hint_reg) ((iovp) | (offset))
312 #define SBA_IOVP(ioc,iova) (iova)
315 #define PDIR_INDEX(iovp) ((iovp)>>IOVP_SHIFT)
317 #define RESMAP_MASK(n) (~0UL << (BITS_PER_LONG - (n)))
318 #define RESMAP_IDX_MASK (sizeof(unsigned long) - 1)
320 <<<<<<< HEAD
:drivers
/parisc
/sba_iommu
.c
322 static unsigned long ptr_to_pide(struct ioc
*ioc
, unsigned long *res_ptr
,
323 unsigned int bitshiftcnt
)
325 return (((unsigned long)res_ptr
- (unsigned long)ioc
->res_map
) << 3)
328 >>>>>>> 264e3e889d86e552b4191d69bb60f4f3b383135a
:drivers
/parisc
/sba_iommu
.c
331 * sba_search_bitmap - find free space in IO PDIR resource bitmap
332 * @ioc: IO MMU structure which owns the pdir we are interested in.
333 * @bits_wanted: number of entries we need.
335 * Find consecutive free bits in resource bitmap.
336 * Each bit represents one entry in the IO Pdir.
337 * Cool perf optimization: search for log2(size) bits at a time.
339 static SBA_INLINE
unsigned long
340 <<<<<<< HEAD
:drivers
/parisc
/sba_iommu
.c
341 sba_search_bitmap(struct ioc
*ioc
, unsigned long bits_wanted
)
343 sba_search_bitmap(struct ioc
*ioc
, struct device
*dev
,
344 unsigned long bits_wanted
)
345 >>>>>>> 264e3e889d86e552b4191d69bb60f4f3b383135a
:drivers
/parisc
/sba_iommu
.c
347 unsigned long *res_ptr
= ioc
->res_hint
;
348 unsigned long *res_end
= (unsigned long *) &(ioc
->res_map
[ioc
->res_size
]);
349 <<<<<<< HEAD
:drivers
/parisc
/sba_iommu
.c
350 unsigned long pide
= ~0UL;
352 unsigned long pide
= ~0UL, tpide
;
353 unsigned long boundary_size
;
357 boundary_size
= ALIGN((unsigned long long)dma_get_seg_boundary(dev
) + 1,
358 1ULL << IOVP_SHIFT
) >> IOVP_SHIFT
;
360 #if defined(ZX1_SUPPORT)
361 BUG_ON(ioc
->ibase
& ~IOVP_MASK
);
362 shift
= ioc
->ibase
>> IOVP_SHIFT
;
366 >>>>>>> 264e3e889d86e552b4191d69bb60f4f3b383135a
:drivers
/parisc
/sba_iommu
.c
368 if (bits_wanted
> (BITS_PER_LONG
/2)) {
369 /* Search word at a time - no mask needed */
370 for(; res_ptr
< res_end
; ++res_ptr
) {
371 <<<<<<< HEAD
:drivers
/parisc
/sba_iommu
.c
374 tpide
= ptr_to_pide(ioc
, res_ptr
, 0);
375 ret
= iommu_is_span_boundary(tpide
, bits_wanted
,
378 if ((*res_ptr
== 0) && !ret
) {
379 >>>>>>> 264e3e889d86e552b4191d69bb60f4f3b383135a
:drivers
/parisc
/sba_iommu
.c
380 *res_ptr
= RESMAP_MASK(bits_wanted
);
381 <<<<<<< HEAD
:drivers
/parisc
/sba_iommu
.c
382 pide
= ((unsigned long)res_ptr
- (unsigned long)ioc
->res_map
);
383 pide
<<= 3; /* convert to bit address */
386 >>>>>>> 264e3e889d86e552b4191d69bb60f4f3b383135a
:drivers
/parisc
/sba_iommu
.c
390 /* point to the next word on next pass */
392 ioc
->res_bitshift
= 0;
395 ** Search the resource bit map on well-aligned values.
396 ** "o" is the alignment.
397 ** We need the alignment to invalidate I/O TLB using
398 ** SBA HW features in the unmap path.
400 unsigned long o
= 1 << get_order(bits_wanted
<< PAGE_SHIFT
);
401 uint bitshiftcnt
= ALIGN(ioc
->res_bitshift
, o
);
404 if (bitshiftcnt
>= BITS_PER_LONG
) {
408 mask
= RESMAP_MASK(bits_wanted
) >> bitshiftcnt
;
410 DBG_RES("%s() o %ld %p", __FUNCTION__
, o
, res_ptr
);
411 while(res_ptr
< res_end
)
413 DBG_RES(" %p %lx %lx\n", res_ptr
, mask
, *res_ptr
);
415 <<<<<<< HEAD
:drivers
/parisc
/sba_iommu
.c
416 if(((*res_ptr
) & mask
) == 0) {
418 tpide
= ptr_to_pide(ioc
, res_ptr
, bitshiftcnt
);
419 ret
= iommu_is_span_boundary(tpide
, bits_wanted
,
422 if ((((*res_ptr
) & mask
) == 0) && !ret
) {
423 >>>>>>> 264e3e889d86e552b4191d69bb60f4f3b383135a
:drivers
/parisc
/sba_iommu
.c
424 *res_ptr
|= mask
; /* mark resources busy! */
425 <<<<<<< HEAD
:drivers
/parisc
/sba_iommu
.c
426 pide
= ((unsigned long)res_ptr
- (unsigned long)ioc
->res_map
);
427 pide
<<= 3; /* convert to bit address */
431 >>>>>>> 264e3e889d86e552b4191d69bb60f4f3b383135a
:drivers
/parisc
/sba_iommu
.c
437 mask
= RESMAP_MASK(bits_wanted
);
442 /* look in the same word on the next pass */
443 ioc
->res_bitshift
= bitshiftcnt
+ bits_wanted
;
447 if (res_end
<= res_ptr
) {
448 ioc
->res_hint
= (unsigned long *) ioc
->res_map
;
449 ioc
->res_bitshift
= 0;
451 ioc
->res_hint
= res_ptr
;
458 * sba_alloc_range - find free bits and mark them in IO PDIR resource bitmap
459 * @ioc: IO MMU structure which owns the pdir we are interested in.
460 * @size: number of bytes to create a mapping for
462 * Given a size, find consecutive unmarked and then mark those bits in the
466 <<<<<<< HEAD
:drivers
/parisc
/sba_iommu
.c
467 sba_alloc_range(struct ioc
*ioc
, size_t size
)
469 sba_alloc_range(struct ioc
*ioc
, struct device
*dev
, size_t size
)
470 >>>>>>> 264e3e889d86e552b4191d69bb60f4f3b383135a
:drivers
/parisc
/sba_iommu
.c
472 unsigned int pages_needed
= size
>> IOVP_SHIFT
;
473 #ifdef SBA_COLLECT_STATS
474 unsigned long cr_start
= mfctl(16);
478 <<<<<<< HEAD
:drivers
/parisc
/sba_iommu
.c
479 pide
= sba_search_bitmap(ioc
, pages_needed
);
481 pide
= sba_search_bitmap(ioc
, dev
, pages_needed
);
482 >>>>>>> 264e3e889d86e552b4191d69bb60f4f3b383135a
:drivers
/parisc
/sba_iommu
.c
483 if (pide
>= (ioc
->res_size
<< 3)) {
484 <<<<<<< HEAD
:drivers
/parisc
/sba_iommu
.c
485 pide
= sba_search_bitmap(ioc
, pages_needed
);
487 pide
= sba_search_bitmap(ioc
, dev
, pages_needed
);
488 >>>>>>> 264e3e889d86e552b4191d69bb60f4f3b383135a
:drivers
/parisc
/sba_iommu
.c
489 if (pide
>= (ioc
->res_size
<< 3))
490 panic("%s: I/O MMU @ %p is out of mapping resources\n",
491 __FILE__
, ioc
->ioc_hpa
);
494 #ifdef ASSERT_PDIR_SANITY
495 /* verify the first enable bit is clear */
496 if(0x00 != ((u8
*) ioc
->pdir_base
)[pide
*sizeof(u64
) + 7]) {
497 sba_dump_pdir_entry(ioc
, "sba_search_bitmap() botched it?", pide
);
501 DBG_RES("%s(%x) %d -> %lx hint %x/%x\n",
502 __FUNCTION__
, size
, pages_needed
, pide
,
503 (uint
) ((unsigned long) ioc
->res_hint
- (unsigned long) ioc
->res_map
),
506 #ifdef SBA_COLLECT_STATS
508 unsigned long cr_end
= mfctl(16);
509 unsigned long tmp
= cr_end
- cr_start
;
510 /* check for roll over */
511 cr_start
= (cr_end
< cr_start
) ? -(tmp
) : (tmp
);
513 ioc
->avg_search
[ioc
->avg_idx
++] = cr_start
;
514 ioc
->avg_idx
&= SBA_SEARCH_SAMPLE
- 1;
516 ioc
->used_pages
+= pages_needed
;
524 * sba_free_range - unmark bits in IO PDIR resource bitmap
525 * @ioc: IO MMU structure which owns the pdir we are interested in.
526 * @iova: IO virtual address which was previously allocated.
527 * @size: number of bytes to create a mapping for
529 * clear bits in the ioc's resource map
531 static SBA_INLINE
void
532 sba_free_range(struct ioc
*ioc
, dma_addr_t iova
, size_t size
)
534 unsigned long iovp
= SBA_IOVP(ioc
, iova
);
535 unsigned int pide
= PDIR_INDEX(iovp
);
536 unsigned int ridx
= pide
>> 3; /* convert bit to byte address */
537 unsigned long *res_ptr
= (unsigned long *) &((ioc
)->res_map
[ridx
& ~RESMAP_IDX_MASK
]);
539 int bits_not_wanted
= size
>> IOVP_SHIFT
;
541 /* 3-bits "bit" address plus 2 (or 3) bits for "byte" == bit in word */
542 unsigned long m
= RESMAP_MASK(bits_not_wanted
) >> (pide
& (BITS_PER_LONG
- 1));
544 DBG_RES("%s( ,%x,%x) %x/%lx %x %p %lx\n",
545 __FUNCTION__
, (uint
) iova
, size
,
546 bits_not_wanted
, m
, pide
, res_ptr
, *res_ptr
);
548 #ifdef SBA_COLLECT_STATS
549 ioc
->used_pages
-= bits_not_wanted
;
556 /**************************************************************
558 * "Dynamic DMA Mapping" support (aka "Coherent I/O")
560 ***************************************************************/
562 #ifdef SBA_HINT_SUPPORT
563 #define SBA_DMA_HINT(ioc, val) ((val) << (ioc)->hint_shift_pdir)
566 typedef unsigned long space_t
;
567 #define KERNEL_SPACE 0
570 * sba_io_pdir_entry - fill in one IO PDIR entry
571 * @pdir_ptr: pointer to IO PDIR entry
572 * @sid: process Space ID - currently only support KERNEL_SPACE
573 * @vba: Virtual CPU address of buffer to map
574 * @hint: DMA hint set to use for this mapping
576 * SBA Mapping Routine
578 * Given a virtual address (vba, arg2) and space id, (sid, arg1)
579 * sba_io_pdir_entry() loads the I/O PDIR entry pointed to by
581 * Using the bass-ackwards HP bit numbering, Each IO Pdir entry
582 * for Astro/Ike looks like:
586 * +-+---------------------+----------------------------------+----+--------+
587 * |V| U | PPN[43:12] | U | VI |
588 * +-+---------------------+----------------------------------+----+--------+
590 * Pluto is basically identical, supports fewer physical address bits:
593 * +-+------------------------+-------------------------------+----+--------+
594 * |V| U | PPN[39:12] | U | VI |
595 * +-+------------------------+-------------------------------+----+--------+
597 * V == Valid Bit (Most Significant Bit is bit 0)
599 * PPN == Physical Page Number
600 * VI == Virtual Index (aka Coherent Index)
602 * LPA instruction output is put into PPN field.
603 * LCI (Load Coherence Index) instruction provides the "VI" bits.
605 * We pre-swap the bytes since PCX-W is Big Endian and the
606 * IOMMU uses little endian for the pdir.
610 sba_io_pdir_entry(u64
*pdir_ptr
, space_t sid
, unsigned long vba
,
613 u64 pa
; /* physical address */
614 register unsigned ci
; /* coherent index */
616 pa
= virt_to_phys(vba
);
620 asm("lci 0(%%sr1, %1), %0" : "=r" (ci
) : "r" (vba
));
621 pa
|= (ci
>> 12) & 0xff; /* move CI (8 bits) into lowest byte */
623 pa
|= SBA_PDIR_VALID_BIT
; /* set "valid" bit */
624 *pdir_ptr
= cpu_to_le64(pa
); /* swap and store into I/O Pdir */
627 * If the PDC_MODEL capabilities has Non-coherent IO-PDIR bit set
628 * (bit #61, big endian), we have to flush and sync every time
629 * IO-PDIR is changed in Ike/Astro.
632 asm volatile("fdc %%r0(%0)" : : "r" (pdir_ptr
));
637 * sba_mark_invalid - invalidate one or more IO PDIR entries
638 * @ioc: IO MMU structure which owns the pdir we are interested in.
639 * @iova: IO Virtual Address mapped earlier
640 * @byte_cnt: number of bytes this mapping covers.
642 * Marking the IO PDIR entry(ies) as Invalid and invalidate
643 * corresponding IO TLB entry. The Ike PCOM (Purge Command Register)
644 * is to purge stale entries in the IO TLB when unmapping entries.
646 * The PCOM register supports purging of multiple pages, with a minium
647 * of 1 page and a maximum of 2GB. Hardware requires the address be
648 * aligned to the size of the range being purged. The size of the range
649 * must be a power of 2. The "Cool perf optimization" in the
650 * allocation routine helps keep that true.
652 static SBA_INLINE
void
653 sba_mark_invalid(struct ioc
*ioc
, dma_addr_t iova
, size_t byte_cnt
)
655 u32 iovp
= (u32
) SBA_IOVP(ioc
,iova
);
656 u64
*pdir_ptr
= &ioc
->pdir_base
[PDIR_INDEX(iovp
)];
658 #ifdef ASSERT_PDIR_SANITY
659 /* Assert first pdir entry is set.
661 ** Even though this is a big-endian machine, the entries
662 ** in the iopdir are little endian. That's why we look at
663 ** the byte at +7 instead of at +0.
665 if (0x80 != (((u8
*) pdir_ptr
)[7])) {
666 sba_dump_pdir_entry(ioc
,"sba_mark_invalid()", PDIR_INDEX(iovp
));
670 if (byte_cnt
> IOVP_SIZE
)
673 unsigned long entries_per_cacheline
= ioc_needs_fdc
?
674 L1_CACHE_ALIGN(((unsigned long) pdir_ptr
))
675 - (unsigned long) pdir_ptr
;
679 /* set "size" field for PCOM */
680 iovp
|= get_order(byte_cnt
) + PAGE_SHIFT
;
683 /* clear I/O Pdir entry "valid" bit first */
684 ((u8
*) pdir_ptr
)[7] = 0;
686 asm volatile("fdc %%r0(%0)" : : "r" (pdir_ptr
));
688 entries_per_cacheline
= L1_CACHE_SHIFT
- 3;
692 byte_cnt
-= IOVP_SIZE
;
693 } while (byte_cnt
> IOVP_SIZE
);
695 iovp
|= IOVP_SHIFT
; /* set "size" field for PCOM */
698 ** clear I/O PDIR entry "valid" bit.
699 ** We have to R/M/W the cacheline regardless how much of the
700 ** pdir entry that we clobber.
701 ** The rest of the entry would be useful for debugging if we
702 ** could dump core on HPMC.
704 ((u8
*) pdir_ptr
)[7] = 0;
706 asm volatile("fdc %%r0(%0)" : : "r" (pdir_ptr
));
708 WRITE_REG( SBA_IOVA(ioc
, iovp
, 0, 0), ioc
->ioc_hpa
+IOC_PCOM
);
712 * sba_dma_supported - PCI driver can query DMA support
713 * @dev: instance of PCI owned by the driver that's asking
714 * @mask: number of address bits this PCI device can handle
716 * See Documentation/DMA-mapping.txt
718 static int sba_dma_supported( struct device
*dev
, u64 mask
)
723 printk(KERN_ERR MODULE_NAME
": EISA/ISA/et al not supported\n");
728 /* Documentation/DMA-mapping.txt tells drivers to try 64-bit first,
729 * then fall back to 32-bit if that fails.
730 * We are just "encouraging" 32-bit DMA masks here since we can
731 * never allow IOMMU bypass unless we add special support for ZX1.
739 * check if mask is >= than the current max IO Virt Address
740 * The max IO Virt address will *always* < 30 bits.
742 return((int)(mask
>= (ioc
->ibase
- 1 +
743 (ioc
->pdir_size
/ sizeof(u64
) * IOVP_SIZE
) )));
748 * sba_map_single - map one buffer and return IOVA for DMA
749 * @dev: instance of PCI owned by the driver that's asking.
750 * @addr: driver buffer to map.
751 * @size: number of bytes to map in driver buffer.
752 * @direction: R/W or both.
754 * See Documentation/DMA-mapping.txt
757 sba_map_single(struct device
*dev
, void *addr
, size_t size
,
758 enum dma_data_direction direction
)
769 /* save offset bits */
770 offset
= ((dma_addr_t
) (long) addr
) & ~IOVP_MASK
;
772 /* round up to nearest IOVP_SIZE */
773 size
= (size
+ offset
+ ~IOVP_MASK
) & IOVP_MASK
;
775 spin_lock_irqsave(&ioc
->res_lock
, flags
);
776 #ifdef ASSERT_PDIR_SANITY
777 sba_check_pdir(ioc
,"Check before sba_map_single()");
780 #ifdef SBA_COLLECT_STATS
781 ioc
->msingle_calls
++;
782 ioc
->msingle_pages
+= size
>> IOVP_SHIFT
;
784 <<<<<<< HEAD
:drivers
/parisc
/sba_iommu
.c
785 pide
= sba_alloc_range(ioc
, size
);
787 pide
= sba_alloc_range(ioc
, dev
, size
);
788 >>>>>>> 264e3e889d86e552b4191d69bb60f4f3b383135a
:drivers
/parisc
/sba_iommu
.c
789 iovp
= (dma_addr_t
) pide
<< IOVP_SHIFT
;
791 DBG_RUN("%s() 0x%p -> 0x%lx\n",
792 __FUNCTION__
, addr
, (long) iovp
| offset
);
794 pdir_start
= &(ioc
->pdir_base
[pide
]);
797 sba_io_pdir_entry(pdir_start
, KERNEL_SPACE
, (unsigned long) addr
, 0);
799 DBG_RUN(" pdir 0x%p %02x%02x%02x%02x%02x%02x%02x%02x\n",
801 (u8
) (((u8
*) pdir_start
)[7]),
802 (u8
) (((u8
*) pdir_start
)[6]),
803 (u8
) (((u8
*) pdir_start
)[5]),
804 (u8
) (((u8
*) pdir_start
)[4]),
805 (u8
) (((u8
*) pdir_start
)[3]),
806 (u8
) (((u8
*) pdir_start
)[2]),
807 (u8
) (((u8
*) pdir_start
)[1]),
808 (u8
) (((u8
*) pdir_start
)[0])
816 /* force FDC ops in io_pdir_entry() to be visible to IOMMU */
818 asm volatile("sync" : : );
820 #ifdef ASSERT_PDIR_SANITY
821 sba_check_pdir(ioc
,"Check after sba_map_single()");
823 spin_unlock_irqrestore(&ioc
->res_lock
, flags
);
825 /* form complete address */
826 return SBA_IOVA(ioc
, iovp
, offset
, DEFAULT_DMA_HINT_REG
);
831 * sba_unmap_single - unmap one IOVA and free resources
832 * @dev: instance of PCI owned by the driver that's asking.
833 * @iova: IOVA of driver buffer previously mapped.
834 * @size: number of bytes mapped in driver buffer.
835 * @direction: R/W or both.
837 * See Documentation/DMA-mapping.txt
840 sba_unmap_single(struct device
*dev
, dma_addr_t iova
, size_t size
,
841 enum dma_data_direction direction
)
844 #if DELAYED_RESOURCE_CNT > 0
845 struct sba_dma_pair
*d
;
850 DBG_RUN("%s() iovp 0x%lx/%x\n", __FUNCTION__
, (long) iova
, size
);
853 offset
= iova
& ~IOVP_MASK
;
854 iova
^= offset
; /* clear offset bits */
856 size
= ALIGN(size
, IOVP_SIZE
);
858 spin_lock_irqsave(&ioc
->res_lock
, flags
);
860 #ifdef SBA_COLLECT_STATS
861 ioc
->usingle_calls
++;
862 ioc
->usingle_pages
+= size
>> IOVP_SHIFT
;
865 sba_mark_invalid(ioc
, iova
, size
);
867 #if DELAYED_RESOURCE_CNT > 0
868 /* Delaying when we re-use a IO Pdir entry reduces the number
869 * of MMIO reads needed to flush writes to the PCOM register.
871 d
= &(ioc
->saved
[ioc
->saved_cnt
]);
874 if (++(ioc
->saved_cnt
) >= DELAYED_RESOURCE_CNT
) {
875 int cnt
= ioc
->saved_cnt
;
877 sba_free_range(ioc
, d
->iova
, d
->size
);
882 READ_REG(ioc
->ioc_hpa
+IOC_PCOM
); /* flush purges */
884 #else /* DELAYED_RESOURCE_CNT == 0 */
885 sba_free_range(ioc
, iova
, size
);
887 /* If fdc's were issued, force fdc's to be visible now */
889 asm volatile("sync" : : );
891 READ_REG(ioc
->ioc_hpa
+IOC_PCOM
); /* flush purges */
892 #endif /* DELAYED_RESOURCE_CNT == 0 */
894 spin_unlock_irqrestore(&ioc
->res_lock
, flags
);
896 /* XXX REVISIT for 2.5 Linux - need syncdma for zero-copy support.
897 ** For Astro based systems this isn't a big deal WRT performance.
898 ** As long as 2.4 kernels copyin/copyout data from/to userspace,
899 ** we don't need the syncdma. The issue here is I/O MMU cachelines
900 ** are *not* coherent in all cases. May be hwrev dependent.
901 ** Need to investigate more.
902 asm volatile("syncdma");
908 * sba_alloc_consistent - allocate/map shared mem for DMA
909 * @hwdev: instance of PCI owned by the driver that's asking.
910 * @size: number of bytes mapped in driver buffer.
911 * @dma_handle: IOVA of new buffer.
913 * See Documentation/DMA-mapping.txt
915 static void *sba_alloc_consistent(struct device
*hwdev
, size_t size
,
916 dma_addr_t
*dma_handle
, gfp_t gfp
)
921 /* only support PCI */
926 ret
= (void *) __get_free_pages(gfp
, get_order(size
));
929 memset(ret
, 0, size
);
930 *dma_handle
= sba_map_single(hwdev
, ret
, size
, 0);
938 * sba_free_consistent - free/unmap shared mem for DMA
939 * @hwdev: instance of PCI owned by the driver that's asking.
940 * @size: number of bytes mapped in driver buffer.
941 * @vaddr: virtual address IOVA of "consistent" buffer.
942 * @dma_handler: IO virtual address of "consistent" buffer.
944 * See Documentation/DMA-mapping.txt
947 sba_free_consistent(struct device
*hwdev
, size_t size
, void *vaddr
,
948 dma_addr_t dma_handle
)
950 sba_unmap_single(hwdev
, dma_handle
, size
, 0);
951 free_pages((unsigned long) vaddr
, get_order(size
));
956 ** Since 0 is a valid pdir_base index value, can't use that
957 ** to determine if a value is valid or not. Use a flag to indicate
958 ** the SG list entry contains a valid pdir index.
960 #define PIDE_FLAG 0x80000000UL
962 #ifdef SBA_COLLECT_STATS
963 #define IOMMU_MAP_STATS
965 #include "iommu-helpers.h"
967 #ifdef DEBUG_LARGE_SG_ENTRIES
973 * sba_map_sg - map Scatter/Gather list
974 * @dev: instance of PCI owned by the driver that's asking.
975 * @sglist: array of buffer/length pairs
976 * @nents: number of entries in list
977 * @direction: R/W or both.
979 * See Documentation/DMA-mapping.txt
982 sba_map_sg(struct device
*dev
, struct scatterlist
*sglist
, int nents
,
983 enum dma_data_direction direction
)
986 int coalesced
, filled
= 0;
989 DBG_RUN_SG("%s() START %d entries\n", __FUNCTION__
, nents
);
993 /* Fast path single entry scatterlists. */
995 sg_dma_address(sglist
) = sba_map_single(dev
,
996 (void *)sg_virt_addr(sglist
),
997 sglist
->length
, direction
);
998 sg_dma_len(sglist
) = sglist
->length
;
1002 spin_lock_irqsave(&ioc
->res_lock
, flags
);
1004 #ifdef ASSERT_PDIR_SANITY
1005 if (sba_check_pdir(ioc
,"Check before sba_map_sg()"))
1007 sba_dump_sg(ioc
, sglist
, nents
);
1008 panic("Check before sba_map_sg()");
1012 #ifdef SBA_COLLECT_STATS
1017 ** First coalesce the chunks and allocate I/O pdir space
1019 ** If this is one DMA stream, we can properly map using the
1020 ** correct virtual address associated with each DMA page.
1021 ** w/o this association, we wouldn't have coherent DMA!
1022 ** Access to the virtual address is what forces a two pass algorithm.
1024 coalesced
= iommu_coalesce_chunks(ioc
, dev
, sglist
, nents
, sba_alloc_range
);
1027 ** Program the I/O Pdir
1029 ** map the virtual addresses to the I/O Pdir
1030 ** o dma_address will contain the pdir index
1031 ** o dma_len will contain the number of bytes to map
1032 ** o address contains the virtual address.
1034 filled
= iommu_fill_pdir(ioc
, sglist
, nents
, 0, sba_io_pdir_entry
);
1036 /* force FDC ops in io_pdir_entry() to be visible to IOMMU */
1038 asm volatile("sync" : : );
1040 #ifdef ASSERT_PDIR_SANITY
1041 if (sba_check_pdir(ioc
,"Check after sba_map_sg()"))
1043 sba_dump_sg(ioc
, sglist
, nents
);
1044 panic("Check after sba_map_sg()\n");
1048 spin_unlock_irqrestore(&ioc
->res_lock
, flags
);
1050 DBG_RUN_SG("%s() DONE %d mappings\n", __FUNCTION__
, filled
);
1057 * sba_unmap_sg - unmap Scatter/Gather list
1058 * @dev: instance of PCI owned by the driver that's asking.
1059 * @sglist: array of buffer/length pairs
1060 * @nents: number of entries in list
1061 * @direction: R/W or both.
1063 * See Documentation/DMA-mapping.txt
1066 sba_unmap_sg(struct device
*dev
, struct scatterlist
*sglist
, int nents
,
1067 enum dma_data_direction direction
)
1070 #ifdef ASSERT_PDIR_SANITY
1071 unsigned long flags
;
1074 DBG_RUN_SG("%s() START %d entries, %p,%x\n",
1075 __FUNCTION__
, nents
, sg_virt_addr(sglist
), sglist
->length
);
1079 #ifdef SBA_COLLECT_STATS
1083 #ifdef ASSERT_PDIR_SANITY
1084 spin_lock_irqsave(&ioc
->res_lock
, flags
);
1085 sba_check_pdir(ioc
,"Check before sba_unmap_sg()");
1086 spin_unlock_irqrestore(&ioc
->res_lock
, flags
);
1089 while (sg_dma_len(sglist
) && nents
--) {
1091 sba_unmap_single(dev
, sg_dma_address(sglist
), sg_dma_len(sglist
), direction
);
1092 #ifdef SBA_COLLECT_STATS
1093 ioc
->usg_pages
+= ((sg_dma_address(sglist
) & ~IOVP_MASK
) + sg_dma_len(sglist
) + IOVP_SIZE
- 1) >> PAGE_SHIFT
;
1094 ioc
->usingle_calls
--; /* kluge since call is unmap_sg() */
1099 DBG_RUN_SG("%s() DONE (nents %d)\n", __FUNCTION__
, nents
);
1101 #ifdef ASSERT_PDIR_SANITY
1102 spin_lock_irqsave(&ioc
->res_lock
, flags
);
1103 sba_check_pdir(ioc
,"Check after sba_unmap_sg()");
1104 spin_unlock_irqrestore(&ioc
->res_lock
, flags
);
1109 static struct hppa_dma_ops sba_ops
= {
1110 .dma_supported
= sba_dma_supported
,
1111 .alloc_consistent
= sba_alloc_consistent
,
1112 .alloc_noncoherent
= sba_alloc_consistent
,
1113 .free_consistent
= sba_free_consistent
,
1114 .map_single
= sba_map_single
,
1115 .unmap_single
= sba_unmap_single
,
1116 .map_sg
= sba_map_sg
,
1117 .unmap_sg
= sba_unmap_sg
,
1118 .dma_sync_single_for_cpu
= NULL
,
1119 .dma_sync_single_for_device
= NULL
,
1120 .dma_sync_sg_for_cpu
= NULL
,
1121 .dma_sync_sg_for_device
= NULL
,
1125 /**************************************************************************
1127 ** SBA PAT PDC support
1129 ** o call pdc_pat_cell_module()
1130 ** o store ranges in PCI "resource" structures
1132 **************************************************************************/
1135 sba_get_pat_resources(struct sba_device
*sba_dev
)
1139 ** TODO/REVISIT/FIXME: support for directed ranges requires calls to
1140 ** PAT PDC to program the SBA/LBA directed range registers...this
1141 ** burden may fall on the LBA code since it directly supports the
1142 ** PCI subsystem. It's not clear yet. - ggg
1144 PAT_MOD(mod
)->mod_info
.mod_pages
= PAT_GET_MOD_PAGES(temp
);
1146 PAT_MOD(mod
)->mod_info
.dvi
= PAT_GET_DVI(temp
);
1147 Tells where the dvi bits are located in the address
.
1148 PAT_MOD(mod
)->mod_info
.ioc
= PAT_GET_IOC(temp
);
1154 /**************************************************************
1156 * Initialization and claim
1158 ***************************************************************/
1159 #define PIRANHA_ADDR_MASK 0x00160000UL /* bit 17,18,20 */
1160 #define PIRANHA_ADDR_VAL 0x00060000UL /* bit 17,18 on */
1162 sba_alloc_pdir(unsigned int pdir_size
)
1164 unsigned long pdir_base
;
1165 unsigned long pdir_order
= get_order(pdir_size
);
1167 pdir_base
= __get_free_pages(GFP_KERNEL
, pdir_order
);
1168 if (NULL
== (void *) pdir_base
) {
1169 panic("%s() could not allocate I/O Page Table\n",
1173 /* If this is not PA8700 (PCX-W2)
1174 ** OR newer than ver 2.2
1175 ** OR in a system that doesn't need VINDEX bits from SBA,
1177 ** then we aren't exposed to the HW bug.
1179 if ( ((boot_cpu_data
.pdc
.cpuid
>> 5) & 0x7f) != 0x13
1180 || (boot_cpu_data
.pdc
.versions
> 0x202)
1181 || (boot_cpu_data
.pdc
.capabilities
& 0x08L
) )
1182 return (void *) pdir_base
;
1185 * PA8700 (PCX-W2, aka piranha) silent data corruption fix
1187 * An interaction between PA8700 CPU (Ver 2.2 or older) and
1188 * Ike/Astro can cause silent data corruption. This is only
1189 * a problem if the I/O PDIR is located in memory such that
1190 * (little-endian) bits 17 and 18 are on and bit 20 is off.
1192 * Since the max IO Pdir size is 2MB, by cleverly allocating the
1193 * right physical address, we can either avoid (IOPDIR <= 1MB)
1194 * or minimize (2MB IO Pdir) the problem if we restrict the
1195 * IO Pdir to a maximum size of 2MB-128K (1902K).
1197 * Because we always allocate 2^N sized IO pdirs, either of the
1198 * "bad" regions will be the last 128K if at all. That's easy
1202 if (pdir_order
<= (19-12)) {
1203 if (((virt_to_phys(pdir_base
)+pdir_size
-1) & PIRANHA_ADDR_MASK
) == PIRANHA_ADDR_VAL
) {
1204 /* allocate a new one on 512k alignment */
1205 unsigned long new_pdir
= __get_free_pages(GFP_KERNEL
, (19-12));
1206 /* release original */
1207 free_pages(pdir_base
, pdir_order
);
1209 pdir_base
= new_pdir
;
1211 /* release excess */
1212 while (pdir_order
< (19-12)) {
1213 new_pdir
+= pdir_size
;
1214 free_pages(new_pdir
, pdir_order
);
1222 ** Needs to be aligned on an "odd" 1MB boundary.
1224 unsigned long new_pdir
= __get_free_pages(GFP_KERNEL
, pdir_order
+1); /* 2 or 4MB */
1226 /* release original */
1227 free_pages( pdir_base
, pdir_order
);
1229 /* release first 1MB */
1230 free_pages(new_pdir
, 20-12);
1232 pdir_base
= new_pdir
+ 1024*1024;
1234 if (pdir_order
> (20-12)) {
1238 ** Flag tells init_bitmap() to mark bad 128k as used
1239 ** and to reduce the size by 128k.
1241 piranha_bad_128k
= 1;
1243 new_pdir
+= 3*1024*1024;
1244 /* release last 1MB */
1245 free_pages(new_pdir
, 20-12);
1247 /* release unusable 128KB */
1248 free_pages(new_pdir
- 128*1024 , 17-12);
1250 pdir_size
-= 128*1024;
1254 memset((void *) pdir_base
, 0, pdir_size
);
1255 return (void *) pdir_base
;
1258 static struct device
*next_device(struct klist_iter
*i
)
1260 struct klist_node
* n
= klist_next(i
);
1261 return n
? container_of(n
, struct device
, knode_parent
) : NULL
;
1264 /* setup Mercury or Elroy IBASE/IMASK registers. */
1266 setup_ibase_imask(struct parisc_device
*sba
, struct ioc
*ioc
, int ioc_num
)
1268 /* lba_set_iregs() is in drivers/parisc/lba_pci.c */
1269 extern void lba_set_iregs(struct parisc_device
*, u32
, u32
);
1271 struct klist_iter i
;
1273 klist_iter_init(&sba
->dev
.klist_children
, &i
);
1274 while ((dev
= next_device(&i
))) {
1275 struct parisc_device
*lba
= to_parisc_device(dev
);
1276 int rope_num
= (lba
->hpa
.start
>> 13) & 0xf;
1277 if (rope_num
>> 3 == ioc_num
)
1278 lba_set_iregs(lba
, ioc
->ibase
, ioc
->imask
);
1280 klist_iter_exit(&i
);
1284 sba_ioc_init_pluto(struct parisc_device
*sba
, struct ioc
*ioc
, int ioc_num
)
1286 u32 iova_space_mask
;
1287 u32 iova_space_size
;
1288 int iov_order
, tcnfg
;
1289 #ifdef SBA_AGP_SUPPORT
1293 ** Firmware programs the base and size of a "safe IOVA space"
1294 ** (one that doesn't overlap memory or LMMIO space) in the
1295 ** IBASE and IMASK registers.
1297 ioc
->ibase
= READ_REG(ioc
->ioc_hpa
+ IOC_IBASE
);
1298 iova_space_size
= ~(READ_REG(ioc
->ioc_hpa
+ IOC_IMASK
) & 0xFFFFFFFFUL
) + 1;
1300 if ((ioc
->ibase
< 0xfed00000UL
) && ((ioc
->ibase
+ iova_space_size
) > 0xfee00000UL
)) {
1301 printk("WARNING: IOV space overlaps local config and interrupt message, truncating\n");
1302 iova_space_size
/= 2;
1306 ** iov_order is always based on a 1GB IOVA space since we want to
1307 ** turn on the other half for AGP GART.
1309 iov_order
= get_order(iova_space_size
>> (IOVP_SHIFT
- PAGE_SHIFT
));
1310 ioc
->pdir_size
= (iova_space_size
/ IOVP_SIZE
) * sizeof(u64
);
1312 DBG_INIT("%s() hpa 0x%p IOV %dMB (%d bits)\n",
1313 __FUNCTION__
, ioc
->ioc_hpa
, iova_space_size
>> 20,
1314 iov_order
+ PAGE_SHIFT
);
1316 ioc
->pdir_base
= (void *) __get_free_pages(GFP_KERNEL
,
1317 get_order(ioc
->pdir_size
));
1318 if (!ioc
->pdir_base
)
1319 panic("Couldn't allocate I/O Page Table\n");
1321 memset(ioc
->pdir_base
, 0, ioc
->pdir_size
);
1323 DBG_INIT("%s() pdir %p size %x\n",
1324 __FUNCTION__
, ioc
->pdir_base
, ioc
->pdir_size
);
1326 #ifdef SBA_HINT_SUPPORT
1327 ioc
->hint_shift_pdir
= iov_order
+ PAGE_SHIFT
;
1328 ioc
->hint_mask_pdir
= ~(0x3 << (iov_order
+ PAGE_SHIFT
));
1330 DBG_INIT(" hint_shift_pdir %x hint_mask_pdir %lx\n",
1331 ioc
->hint_shift_pdir
, ioc
->hint_mask_pdir
);
1334 WARN_ON((((unsigned long) ioc
->pdir_base
) & PAGE_MASK
) != (unsigned long) ioc
->pdir_base
);
1335 WRITE_REG(virt_to_phys(ioc
->pdir_base
), ioc
->ioc_hpa
+ IOC_PDIR_BASE
);
1337 /* build IMASK for IOC and Elroy */
1338 iova_space_mask
= 0xffffffff;
1339 iova_space_mask
<<= (iov_order
+ PAGE_SHIFT
);
1340 ioc
->imask
= iova_space_mask
;
1342 ioc
->iovp_mask
= ~(iova_space_mask
+ PAGE_SIZE
- 1);
1344 sba_dump_tlb(ioc
->ioc_hpa
);
1346 setup_ibase_imask(sba
, ioc
, ioc_num
);
1348 WRITE_REG(ioc
->imask
, ioc
->ioc_hpa
+ IOC_IMASK
);
1352 ** Setting the upper bits makes checking for bypass addresses
1353 ** a little faster later on.
1355 ioc
->imask
|= 0xFFFFFFFF00000000UL
;
1358 /* Set I/O PDIR Page size to system page size */
1359 switch (PAGE_SHIFT
) {
1360 case 12: tcnfg
= 0; break; /* 4K */
1361 case 13: tcnfg
= 1; break; /* 8K */
1362 case 14: tcnfg
= 2; break; /* 16K */
1363 case 16: tcnfg
= 3; break; /* 64K */
1365 panic(__FILE__
"Unsupported system page size %d",
1369 WRITE_REG(tcnfg
, ioc
->ioc_hpa
+ IOC_TCNFG
);
1372 ** Program the IOC's ibase and enable IOVA translation
1373 ** Bit zero == enable bit.
1375 WRITE_REG(ioc
->ibase
| 1, ioc
->ioc_hpa
+ IOC_IBASE
);
1378 ** Clear I/O TLB of any possible entries.
1379 ** (Yes. This is a bit paranoid...but so what)
1381 WRITE_REG(ioc
->ibase
| 31, ioc
->ioc_hpa
+ IOC_PCOM
);
1383 #ifdef SBA_AGP_SUPPORT
1385 struct klist_iter i
;
1386 struct device
*dev
= NULL
;
1389 ** If an AGP device is present, only use half of the IOV space
1390 ** for PCI DMA. Unfortunately we can't know ahead of time
1391 ** whether GART support will actually be used, for now we
1392 ** can just key on any AGP device found in the system.
1393 ** We program the next pdir index after we stop w/ a key for
1394 ** the GART code to handshake on.
1396 klist_iter_init(&sba
->dev
.klist_children
, &i
);
1397 while ((dev
= next_device(&i
))) {
1398 struct parisc_device
*lba
= to_parisc_device(dev
);
1399 if (IS_QUICKSILVER(lba
))
1402 klist_iter_exit(&i
);
1404 if (agp_found
&& sba_reserve_agpgart
) {
1405 printk(KERN_INFO
"%s: reserving %dMb of IOVA space for agpgart\n",
1406 __FUNCTION__
, (iova_space_size
/2) >> 20);
1407 ioc
->pdir_size
/= 2;
1408 ioc
->pdir_base
[PDIR_INDEX(iova_space_size
/2)] = SBA_AGPGART_COOKIE
;
1411 #endif /*SBA_AGP_SUPPORT*/
1416 sba_ioc_init(struct parisc_device
*sba
, struct ioc
*ioc
, int ioc_num
)
1418 u32 iova_space_size
, iova_space_mask
;
1419 unsigned int pdir_size
, iov_order
;
1422 ** Determine IOVA Space size from memory size.
1424 ** Ideally, PCI drivers would register the maximum number
1425 ** of DMA they can have outstanding for each device they
1426 ** own. Next best thing would be to guess how much DMA
1427 ** can be outstanding based on PCI Class/sub-class. Both
1428 ** methods still require some "extra" to support PCI
1429 ** Hot-Plug/Removal of PCI cards. (aka PCI OLARD).
1431 ** While we have 32-bits "IOVA" space, top two 2 bits are used
1432 ** for DMA hints - ergo only 30 bits max.
1435 iova_space_size
= (u32
) (num_physpages
/global_ioc_cnt
);
1437 /* limit IOVA space size to 1MB-1GB */
1438 if (iova_space_size
< (1 << (20 - PAGE_SHIFT
))) {
1439 iova_space_size
= 1 << (20 - PAGE_SHIFT
);
1441 else if (iova_space_size
> (1 << (30 - PAGE_SHIFT
))) {
1442 iova_space_size
= 1 << (30 - PAGE_SHIFT
);
1446 ** iova space must be log2() in size.
1447 ** thus, pdir/res_map will also be log2().
1448 ** PIRANHA BUG: Exception is when IO Pdir is 2MB (gets reduced)
1450 iov_order
= get_order(iova_space_size
<< PAGE_SHIFT
);
1452 /* iova_space_size is now bytes, not pages */
1453 iova_space_size
= 1 << (iov_order
+ PAGE_SHIFT
);
1455 ioc
->pdir_size
= pdir_size
= (iova_space_size
/IOVP_SIZE
) * sizeof(u64
);
1457 DBG_INIT("%s() hpa 0x%lx mem %ldMB IOV %dMB (%d bits)\n",
1460 (unsigned long) num_physpages
>> (20 - PAGE_SHIFT
),
1461 iova_space_size
>>20,
1462 iov_order
+ PAGE_SHIFT
);
1464 ioc
->pdir_base
= sba_alloc_pdir(pdir_size
);
1466 DBG_INIT("%s() pdir %p size %x\n",
1467 __FUNCTION__
, ioc
->pdir_base
, pdir_size
);
1469 #ifdef SBA_HINT_SUPPORT
1470 /* FIXME : DMA HINTs not used */
1471 ioc
->hint_shift_pdir
= iov_order
+ PAGE_SHIFT
;
1472 ioc
->hint_mask_pdir
= ~(0x3 << (iov_order
+ PAGE_SHIFT
));
1474 DBG_INIT(" hint_shift_pdir %x hint_mask_pdir %lx\n",
1475 ioc
->hint_shift_pdir
, ioc
->hint_mask_pdir
);
1478 WRITE_REG64(virt_to_phys(ioc
->pdir_base
), ioc
->ioc_hpa
+ IOC_PDIR_BASE
);
1480 /* build IMASK for IOC and Elroy */
1481 iova_space_mask
= 0xffffffff;
1482 iova_space_mask
<<= (iov_order
+ PAGE_SHIFT
);
1485 ** On C3000 w/512MB mem, HP-UX 10.20 reports:
1486 ** ibase=0, imask=0xFE000000, size=0x2000000.
1489 ioc
->imask
= iova_space_mask
; /* save it */
1491 ioc
->iovp_mask
= ~(iova_space_mask
+ PAGE_SIZE
- 1);
1494 DBG_INIT("%s() IOV base 0x%lx mask 0x%0lx\n",
1495 __FUNCTION__
, ioc
->ibase
, ioc
->imask
);
1498 ** FIXME: Hint registers are programmed with default hint
1499 ** values during boot, so hints should be sane even if we
1500 ** can't reprogram them the way drivers want.
1503 setup_ibase_imask(sba
, ioc
, ioc_num
);
1506 ** Program the IOC's ibase and enable IOVA translation
1508 WRITE_REG(ioc
->ibase
| 1, ioc
->ioc_hpa
+IOC_IBASE
);
1509 WRITE_REG(ioc
->imask
, ioc
->ioc_hpa
+IOC_IMASK
);
1511 /* Set I/O PDIR Page size to 4K */
1512 WRITE_REG(0, ioc
->ioc_hpa
+IOC_TCNFG
);
1515 ** Clear I/O TLB of any possible entries.
1516 ** (Yes. This is a bit paranoid...but so what)
1518 WRITE_REG(0 | 31, ioc
->ioc_hpa
+IOC_PCOM
);
1520 ioc
->ibase
= 0; /* used by SBA_IOVA and related macros */
1522 DBG_INIT("%s() DONE\n", __FUNCTION__
);
1527 /**************************************************************************
1529 ** SBA initialization code (HW and SW)
1531 ** o identify SBA chip itself
1532 ** o initialize SBA chip modes (HardFail)
1533 ** o initialize SBA chip modes (HardFail)
1534 ** o FIXME: initialize DMA hints for reasonable defaults
1536 **************************************************************************/
1538 static void __iomem
*ioc_remap(struct sba_device
*sba_dev
, unsigned int offset
)
1540 return ioremap_nocache(sba_dev
->dev
->hpa
.start
+ offset
, SBA_FUNC_SIZE
);
1543 static void sba_hw_init(struct sba_device
*sba_dev
)
1549 if (!is_pdc_pat()) {
1550 /* Shutdown the USB controller on Astro-based workstations.
1551 ** Once we reprogram the IOMMU, the next DMA performed by
1552 ** USB will HPMC the box. USB is only enabled if a
1553 ** keyboard is present and found.
1555 ** With serial console, j6k v5.0 firmware says:
1556 ** mem_kbd hpa 0xfee003f8 sba 0x0 pad 0x0 cl_class 0x7
1558 ** FIXME: Using GFX+USB console at power up but direct
1559 ** linux to serial console is still broken.
1560 ** USB could generate DMA so we must reset USB.
1561 ** The proper sequence would be:
1562 ** o block console output
1563 ** o reset USB device
1564 ** o reprogram serial port
1565 ** o unblock console output
1567 if (PAGE0
->mem_kbd
.cl_class
== CL_KEYBD
) {
1568 pdc_io_reset_devices();
1575 printk("sba_hw_init(): mem_boot 0x%x 0x%x 0x%x 0x%x\n", PAGE0
->mem_boot
.hpa
,
1576 PAGE0
->mem_boot
.spa
, PAGE0
->mem_boot
.pad
, PAGE0
->mem_boot
.cl_class
);
1579 ** Need to deal with DMA from LAN.
1580 ** Maybe use page zero boot device as a handle to talk
1581 ** to PDC about which device to shutdown.
1583 ** Netbooting, j6k v5.0 firmware says:
1584 ** mem_boot hpa 0xf4008000 sba 0x0 pad 0x0 cl_class 0x1002
1585 ** ARGH! invalid class.
1587 if ((PAGE0
->mem_boot
.cl_class
!= CL_RANDOM
)
1588 && (PAGE0
->mem_boot
.cl_class
!= CL_SEQU
)) {
1593 if (!IS_PLUTO(sba_dev
->dev
)) {
1594 ioc_ctl
= READ_REG(sba_dev
->sba_hpa
+IOC_CTRL
);
1595 DBG_INIT("%s() hpa 0x%lx ioc_ctl 0x%Lx ->",
1596 __FUNCTION__
, sba_dev
->sba_hpa
, ioc_ctl
);
1597 ioc_ctl
&= ~(IOC_CTRL_RM
| IOC_CTRL_NC
| IOC_CTRL_CE
);
1598 ioc_ctl
|= IOC_CTRL_DD
| IOC_CTRL_D4
| IOC_CTRL_TC
;
1599 /* j6700 v1.6 firmware sets 0x294f */
1600 /* A500 firmware sets 0x4d */
1602 WRITE_REG(ioc_ctl
, sba_dev
->sba_hpa
+IOC_CTRL
);
1604 #ifdef DEBUG_SBA_INIT
1605 ioc_ctl
= READ_REG64(sba_dev
->sba_hpa
+IOC_CTRL
);
1606 DBG_INIT(" 0x%Lx\n", ioc_ctl
);
1610 if (IS_ASTRO(sba_dev
->dev
)) {
1612 sba_dev
->ioc
[0].ioc_hpa
= ioc_remap(sba_dev
, ASTRO_IOC_OFFSET
);
1615 sba_dev
->chip_resv
.name
= "Astro Intr Ack";
1616 sba_dev
->chip_resv
.start
= PCI_F_EXTEND
| 0xfef00000UL
;
1617 sba_dev
->chip_resv
.end
= PCI_F_EXTEND
| (0xff000000UL
- 1) ;
1618 err
= request_resource(&iomem_resource
, &(sba_dev
->chip_resv
));
1621 } else if (IS_PLUTO(sba_dev
->dev
)) {
1624 sba_dev
->ioc
[0].ioc_hpa
= ioc_remap(sba_dev
, PLUTO_IOC_OFFSET
);
1627 sba_dev
->chip_resv
.name
= "Pluto Intr/PIOP/VGA";
1628 sba_dev
->chip_resv
.start
= PCI_F_EXTEND
| 0xfee00000UL
;
1629 sba_dev
->chip_resv
.end
= PCI_F_EXTEND
| (0xff200000UL
- 1);
1630 err
= request_resource(&iomem_resource
, &(sba_dev
->chip_resv
));
1633 sba_dev
->iommu_resv
.name
= "IOVA Space";
1634 sba_dev
->iommu_resv
.start
= 0x40000000UL
;
1635 sba_dev
->iommu_resv
.end
= 0x50000000UL
- 1;
1636 err
= request_resource(&iomem_resource
, &(sba_dev
->iommu_resv
));
1640 sba_dev
->ioc
[0].ioc_hpa
= ioc_remap(sba_dev
, IKE_IOC_OFFSET(0));
1641 sba_dev
->ioc
[1].ioc_hpa
= ioc_remap(sba_dev
, IKE_IOC_OFFSET(1));
1644 /* TODO - LOOKUP Ike/Stretch chipset mem map */
1646 /* XXX: What about Reo Grande? */
1648 sba_dev
->num_ioc
= num_ioc
;
1649 for (i
= 0; i
< num_ioc
; i
++) {
1650 void __iomem
*ioc_hpa
= sba_dev
->ioc
[i
].ioc_hpa
;
1653 for (j
=0; j
< sizeof(u64
) * ROPES_PER_IOC
; j
+=sizeof(u64
)) {
1656 * Clear ROPE(N)_CONFIG AO bit.
1657 * Disables "NT Ordering" (~= !"Relaxed Ordering")
1658 * Overrides bit 1 in DMA Hint Sets.
1659 * Improves netperf UDP_STREAM by ~10% for bcm5701.
1661 if (IS_PLUTO(sba_dev
->dev
)) {
1662 void __iomem
*rope_cfg
;
1663 unsigned long cfg_val
;
1665 rope_cfg
= ioc_hpa
+ IOC_ROPE0_CFG
+ j
;
1666 cfg_val
= READ_REG(rope_cfg
);
1667 cfg_val
&= ~IOC_ROPE_AO
;
1668 WRITE_REG(cfg_val
, rope_cfg
);
1672 ** Make sure the box crashes on rope errors.
1674 WRITE_REG(HF_ENABLE
, ioc_hpa
+ ROPE0_CTL
+ j
);
1677 /* flush out the last writes */
1678 READ_REG(sba_dev
->ioc
[i
].ioc_hpa
+ ROPE7_CTL
);
1680 DBG_INIT(" ioc[%d] ROPE_CFG 0x%Lx ROPE_DBG 0x%Lx\n",
1682 READ_REG(sba_dev
->ioc
[i
].ioc_hpa
+ 0x40),
1683 READ_REG(sba_dev
->ioc
[i
].ioc_hpa
+ 0x50)
1685 DBG_INIT(" STATUS_CONTROL 0x%Lx FLUSH_CTRL 0x%Lx\n",
1686 READ_REG(sba_dev
->ioc
[i
].ioc_hpa
+ 0x108),
1687 READ_REG(sba_dev
->ioc
[i
].ioc_hpa
+ 0x400)
1690 if (IS_PLUTO(sba_dev
->dev
)) {
1691 sba_ioc_init_pluto(sba_dev
->dev
, &(sba_dev
->ioc
[i
]), i
);
1693 sba_ioc_init(sba_dev
->dev
, &(sba_dev
->ioc
[i
]), i
);
1699 sba_common_init(struct sba_device
*sba_dev
)
1703 /* add this one to the head of the list (order doesn't matter)
1704 ** This will be useful for debugging - especially if we get coredumps
1706 sba_dev
->next
= sba_list
;
1709 for(i
=0; i
< sba_dev
->num_ioc
; i
++) {
1711 #ifdef DEBUG_DMB_TRAP
1712 extern void iterate_pages(unsigned long , unsigned long ,
1713 void (*)(pte_t
* , unsigned long),
1715 void set_data_memory_break(pte_t
* , unsigned long);
1717 /* resource map size dictated by pdir_size */
1718 res_size
= sba_dev
->ioc
[i
].pdir_size
/sizeof(u64
); /* entries */
1720 /* Second part of PIRANHA BUG */
1721 if (piranha_bad_128k
) {
1722 res_size
-= (128*1024)/sizeof(u64
);
1725 res_size
>>= 3; /* convert bit count to byte count */
1726 DBG_INIT("%s() res_size 0x%x\n",
1727 __FUNCTION__
, res_size
);
1729 sba_dev
->ioc
[i
].res_size
= res_size
;
1730 sba_dev
->ioc
[i
].res_map
= (char *) __get_free_pages(GFP_KERNEL
, get_order(res_size
));
1732 #ifdef DEBUG_DMB_TRAP
1733 iterate_pages( sba_dev
->ioc
[i
].res_map
, res_size
,
1734 set_data_memory_break
, 0);
1737 if (NULL
== sba_dev
->ioc
[i
].res_map
)
1739 panic("%s:%s() could not allocate resource map\n",
1740 __FILE__
, __FUNCTION__
);
1743 memset(sba_dev
->ioc
[i
].res_map
, 0, res_size
);
1744 /* next available IOVP - circular search */
1745 sba_dev
->ioc
[i
].res_hint
= (unsigned long *)
1746 &(sba_dev
->ioc
[i
].res_map
[L1_CACHE_BYTES
]);
1748 #ifdef ASSERT_PDIR_SANITY
1749 /* Mark first bit busy - ie no IOVA 0 */
1750 sba_dev
->ioc
[i
].res_map
[0] = 0x80;
1751 sba_dev
->ioc
[i
].pdir_base
[0] = 0xeeffc0addbba0080ULL
;
1754 /* Third (and last) part of PIRANHA BUG */
1755 if (piranha_bad_128k
) {
1756 /* region from +1408K to +1536 is un-usable. */
1758 int idx_start
= (1408*1024/sizeof(u64
)) >> 3;
1759 int idx_end
= (1536*1024/sizeof(u64
)) >> 3;
1760 long *p_start
= (long *) &(sba_dev
->ioc
[i
].res_map
[idx_start
]);
1761 long *p_end
= (long *) &(sba_dev
->ioc
[i
].res_map
[idx_end
]);
1763 /* mark that part of the io pdir busy */
1764 while (p_start
< p_end
)
1769 #ifdef DEBUG_DMB_TRAP
1770 iterate_pages( sba_dev
->ioc
[i
].res_map
, res_size
,
1771 set_data_memory_break
, 0);
1772 iterate_pages( sba_dev
->ioc
[i
].pdir_base
, sba_dev
->ioc
[i
].pdir_size
,
1773 set_data_memory_break
, 0);
1776 DBG_INIT("%s() %d res_map %x %p\n",
1777 __FUNCTION__
, i
, res_size
, sba_dev
->ioc
[i
].res_map
);
1780 spin_lock_init(&sba_dev
->sba_lock
);
1781 ioc_needs_fdc
= boot_cpu_data
.pdc
.capabilities
& PDC_MODEL_IOPDIR_FDC
;
1783 #ifdef DEBUG_SBA_INIT
1785 * If the PDC_MODEL capabilities has Non-coherent IO-PDIR bit set
1786 * (bit #61, big endian), we have to flush and sync every time
1787 * IO-PDIR is changed in Ike/Astro.
1789 if (ioc_needs_fdc
) {
1790 printk(KERN_INFO MODULE_NAME
" FDC/SYNC required.\n");
1792 printk(KERN_INFO MODULE_NAME
" IOC has cache coherent PDIR.\n");
1797 #ifdef CONFIG_PROC_FS
1798 static int sba_proc_info(struct seq_file
*m
, void *p
)
1800 struct sba_device
*sba_dev
= sba_list
;
1801 struct ioc
*ioc
= &sba_dev
->ioc
[0]; /* FIXME: Multi-IOC support! */
1802 int total_pages
= (int) (ioc
->res_size
<< 3); /* 8 bits per byte */
1803 #ifdef SBA_COLLECT_STATS
1804 unsigned long avg
= 0, min
, max
;
1808 len
+= seq_printf(m
, "%s rev %d.%d\n",
1810 (sba_dev
->hw_rev
& 0x7) + 1,
1811 (sba_dev
->hw_rev
& 0x18) >> 3
1813 len
+= seq_printf(m
, "IO PDIR size : %d bytes (%d entries)\n",
1814 (int) ((ioc
->res_size
<< 3) * sizeof(u64
)), /* 8 bits/byte */
1817 len
+= seq_printf(m
, "Resource bitmap : %d bytes (%d pages)\n",
1818 ioc
->res_size
, ioc
->res_size
<< 3); /* 8 bits per byte */
1820 len
+= seq_printf(m
, "LMMIO_BASE/MASK/ROUTE %08x %08x %08x\n",
1821 READ_REG32(sba_dev
->sba_hpa
+ LMMIO_DIST_BASE
),
1822 READ_REG32(sba_dev
->sba_hpa
+ LMMIO_DIST_MASK
),
1823 READ_REG32(sba_dev
->sba_hpa
+ LMMIO_DIST_ROUTE
)
1827 len
+= seq_printf(m
, "DIR%d_BASE/MASK/ROUTE %08x %08x %08x\n", i
,
1828 READ_REG32(sba_dev
->sba_hpa
+ LMMIO_DIRECT0_BASE
+ i
*0x18),
1829 READ_REG32(sba_dev
->sba_hpa
+ LMMIO_DIRECT0_MASK
+ i
*0x18),
1830 READ_REG32(sba_dev
->sba_hpa
+ LMMIO_DIRECT0_ROUTE
+ i
*0x18)
1833 #ifdef SBA_COLLECT_STATS
1834 len
+= seq_printf(m
, "IO PDIR entries : %ld free %ld used (%d%%)\n",
1835 total_pages
- ioc
->used_pages
, ioc
->used_pages
,
1836 (int) (ioc
->used_pages
* 100 / total_pages
));
1838 min
= max
= ioc
->avg_search
[0];
1839 for (i
= 0; i
< SBA_SEARCH_SAMPLE
; i
++) {
1840 avg
+= ioc
->avg_search
[i
];
1841 if (ioc
->avg_search
[i
] > max
) max
= ioc
->avg_search
[i
];
1842 if (ioc
->avg_search
[i
] < min
) min
= ioc
->avg_search
[i
];
1844 avg
/= SBA_SEARCH_SAMPLE
;
1845 len
+= seq_printf(m
, " Bitmap search : %ld/%ld/%ld (min/avg/max CPU Cycles)\n",
1848 len
+= seq_printf(m
, "pci_map_single(): %12ld calls %12ld pages (avg %d/1000)\n",
1849 ioc
->msingle_calls
, ioc
->msingle_pages
,
1850 (int) ((ioc
->msingle_pages
* 1000)/ioc
->msingle_calls
));
1852 /* KLUGE - unmap_sg calls unmap_single for each mapped page */
1853 min
= ioc
->usingle_calls
;
1854 max
= ioc
->usingle_pages
- ioc
->usg_pages
;
1855 len
+= seq_printf(m
, "pci_unmap_single: %12ld calls %12ld pages (avg %d/1000)\n",
1856 min
, max
, (int) ((max
* 1000)/min
));
1858 len
+= seq_printf(m
, "pci_map_sg() : %12ld calls %12ld pages (avg %d/1000)\n",
1859 ioc
->msg_calls
, ioc
->msg_pages
,
1860 (int) ((ioc
->msg_pages
* 1000)/ioc
->msg_calls
));
1862 len
+= seq_printf(m
, "pci_unmap_sg() : %12ld calls %12ld pages (avg %d/1000)\n",
1863 ioc
->usg_calls
, ioc
->usg_pages
,
1864 (int) ((ioc
->usg_pages
* 1000)/ioc
->usg_calls
));
1871 sba_proc_open(struct inode
*i
, struct file
*f
)
1873 return single_open(f
, &sba_proc_info
, NULL
);
1876 static const struct file_operations sba_proc_fops
= {
1877 .owner
= THIS_MODULE
,
1878 .open
= sba_proc_open
,
1880 .llseek
= seq_lseek
,
1881 .release
= single_release
,
1885 sba_proc_bitmap_info(struct seq_file
*m
, void *p
)
1887 struct sba_device
*sba_dev
= sba_list
;
1888 struct ioc
*ioc
= &sba_dev
->ioc
[0]; /* FIXME: Multi-IOC support! */
1889 unsigned int *res_ptr
= (unsigned int *)ioc
->res_map
;
1892 for (i
= 0; i
< (ioc
->res_size
/sizeof(unsigned int)); ++i
, ++res_ptr
) {
1894 len
+= seq_printf(m
, "\n ");
1895 len
+= seq_printf(m
, " %08x", *res_ptr
);
1897 len
+= seq_printf(m
, "\n");
1903 sba_proc_bitmap_open(struct inode
*i
, struct file
*f
)
1905 return single_open(f
, &sba_proc_bitmap_info
, NULL
);
1908 static const struct file_operations sba_proc_bitmap_fops
= {
1909 .owner
= THIS_MODULE
,
1910 .open
= sba_proc_bitmap_open
,
1912 .llseek
= seq_lseek
,
1913 .release
= single_release
,
1915 #endif /* CONFIG_PROC_FS */
1917 static struct parisc_device_id sba_tbl
[] = {
1918 { HPHW_IOA
, HVERSION_REV_ANY_ID
, ASTRO_RUNWAY_PORT
, 0xb },
1919 { HPHW_BCPORT
, HVERSION_REV_ANY_ID
, IKE_MERCED_PORT
, 0xc },
1920 { HPHW_BCPORT
, HVERSION_REV_ANY_ID
, REO_MERCED_PORT
, 0xc },
1921 { HPHW_BCPORT
, HVERSION_REV_ANY_ID
, REOG_MERCED_PORT
, 0xc },
1922 { HPHW_IOA
, HVERSION_REV_ANY_ID
, PLUTO_MCKINLEY_PORT
, 0xc },
1926 int sba_driver_callback(struct parisc_device
*);
1928 static struct parisc_driver sba_driver
= {
1929 .name
= MODULE_NAME
,
1930 .id_table
= sba_tbl
,
1931 .probe
= sba_driver_callback
,
1935 ** Determine if sba should claim this chip (return 0) or not (return 1).
1936 ** If so, initialize the chip and tell other partners in crime they
1940 sba_driver_callback(struct parisc_device
*dev
)
1942 struct sba_device
*sba_dev
;
1946 void __iomem
*sba_addr
= ioremap_nocache(dev
->hpa
.start
, SBA_FUNC_SIZE
);
1947 struct proc_dir_entry
*info_entry
, *bitmap_entry
, *root
;
1949 sba_dump_ranges(sba_addr
);
1951 /* Read HW Rev First */
1952 func_class
= READ_REG(sba_addr
+ SBA_FCLASS
);
1954 if (IS_ASTRO(dev
)) {
1955 unsigned long fclass
;
1956 static char astro_rev
[]="Astro ?.?";
1958 /* Astro is broken...Read HW Rev First */
1959 fclass
= READ_REG(sba_addr
);
1961 astro_rev
[6] = '1' + (char) (fclass
& 0x7);
1962 astro_rev
[8] = '0' + (char) ((fclass
& 0x18) >> 3);
1963 version
= astro_rev
;
1965 } else if (IS_IKE(dev
)) {
1966 static char ike_rev
[] = "Ike rev ?";
1967 ike_rev
[8] = '0' + (char) (func_class
& 0xff);
1969 } else if (IS_PLUTO(dev
)) {
1970 static char pluto_rev
[]="Pluto ?.?";
1971 pluto_rev
[6] = '0' + (char) ((func_class
& 0xf0) >> 4);
1972 pluto_rev
[8] = '0' + (char) (func_class
& 0x0f);
1973 version
= pluto_rev
;
1975 static char reo_rev
[] = "REO rev ?";
1976 reo_rev
[8] = '0' + (char) (func_class
& 0xff);
1980 if (!global_ioc_cnt
) {
1981 global_ioc_cnt
= count_parisc_driver(&sba_driver
);
1983 /* Astro and Pluto have one IOC per SBA */
1984 if ((!IS_ASTRO(dev
)) || (!IS_PLUTO(dev
)))
1985 global_ioc_cnt
*= 2;
1988 printk(KERN_INFO
"%s found %s at 0x%llx\n",
1989 MODULE_NAME
, version
, (unsigned long long)dev
->hpa
.start
);
1991 sba_dev
= kzalloc(sizeof(struct sba_device
), GFP_KERNEL
);
1993 printk(KERN_ERR MODULE_NAME
" - couldn't alloc sba_device\n");
1997 parisc_set_drvdata(dev
, sba_dev
);
1999 for(i
=0; i
<MAX_IOC
; i
++)
2000 spin_lock_init(&(sba_dev
->ioc
[i
].res_lock
));
2003 sba_dev
->hw_rev
= func_class
;
2004 sba_dev
->name
= dev
->name
;
2005 sba_dev
->sba_hpa
= sba_addr
;
2007 sba_get_pat_resources(sba_dev
);
2008 sba_hw_init(sba_dev
);
2009 sba_common_init(sba_dev
);
2011 hppa_dma_ops
= &sba_ops
;
2013 #ifdef CONFIG_PROC_FS
2014 switch (dev
->id
.hversion
) {
2015 case PLUTO_MCKINLEY_PORT
:
2016 root
= proc_mckinley_root
;
2018 case ASTRO_RUNWAY_PORT
:
2019 case IKE_MERCED_PORT
:
2021 root
= proc_runway_root
;
2025 info_entry
= create_proc_entry("sba_iommu", 0, root
);
2026 bitmap_entry
= create_proc_entry("sba_iommu-bitmap", 0, root
);
2029 info_entry
->proc_fops
= &sba_proc_fops
;
2032 bitmap_entry
->proc_fops
= &sba_proc_bitmap_fops
;
2035 parisc_vmerge_boundary
= IOVP_SIZE
;
2036 parisc_vmerge_max_size
= IOVP_SIZE
* BITS_PER_LONG
;
2042 ** One time initialization to let the world know the SBA was found.
2043 ** This is the only routine which is NOT static.
2044 ** Must be called exactly once before pci_init().
2046 void __init
sba_init(void)
2048 register_parisc_driver(&sba_driver
);
2053 * sba_get_iommu - Assign the iommu pointer for the pci bus controller.
2054 * @dev: The parisc device.
2056 * Returns the appropriate IOMMU data for the given parisc PCI controller.
2057 * This is cached and used later for PCI DMA Mapping.
2059 void * sba_get_iommu(struct parisc_device
*pci_hba
)
2061 struct parisc_device
*sba_dev
= parisc_parent(pci_hba
);
2062 struct sba_device
*sba
= sba_dev
->dev
.driver_data
;
2063 char t
= sba_dev
->id
.hw_type
;
2064 int iocnum
= (pci_hba
->hw_path
>> 3); /* rope # */
2066 WARN_ON((t
!= HPHW_IOA
) && (t
!= HPHW_BCPORT
));
2068 return &(sba
->ioc
[iocnum
]);
2073 * sba_directed_lmmio - return first directed LMMIO range routed to rope
2074 * @pa_dev: The parisc device.
2075 * @r: resource PCI host controller wants start/end fields assigned.
2077 * For the given parisc PCI controller, determine if any direct ranges
2078 * are routed down the corresponding rope.
2080 void sba_directed_lmmio(struct parisc_device
*pci_hba
, struct resource
*r
)
2082 struct parisc_device
*sba_dev
= parisc_parent(pci_hba
);
2083 struct sba_device
*sba
= sba_dev
->dev
.driver_data
;
2084 char t
= sba_dev
->id
.hw_type
;
2086 int rope
= (pci_hba
->hw_path
& (ROPES_PER_IOC
-1)); /* rope # */
2088 BUG_ON((t
!=HPHW_IOA
) && (t
!=HPHW_BCPORT
));
2090 r
->start
= r
->end
= 0;
2092 /* Astro has 4 directed ranges. Not sure about Ike/Pluto/et al */
2093 for (i
=0; i
<4; i
++) {
2095 void __iomem
*reg
= sba
->sba_hpa
+ i
*0x18;
2097 base
= READ_REG32(reg
+ LMMIO_DIRECT0_BASE
);
2098 if ((base
& 1) == 0)
2099 continue; /* not enabled */
2101 size
= READ_REG32(reg
+ LMMIO_DIRECT0_ROUTE
);
2103 if ((size
& (ROPES_PER_IOC
-1)) != rope
)
2104 continue; /* directed down different rope */
2106 r
->start
= (base
& ~1UL) | PCI_F_EXTEND
;
2107 size
= ~ READ_REG32(reg
+ LMMIO_DIRECT0_MASK
);
2108 r
->end
= r
->start
+ size
;
2114 * sba_distributed_lmmio - return portion of distributed LMMIO range
2115 * @pa_dev: The parisc device.
2116 * @r: resource PCI host controller wants start/end fields assigned.
2118 * For the given parisc PCI controller, return portion of distributed LMMIO
2119 * range. The distributed LMMIO is always present and it's just a question
2120 * of the base address and size of the range.
2122 void sba_distributed_lmmio(struct parisc_device
*pci_hba
, struct resource
*r
)
2124 struct parisc_device
*sba_dev
= parisc_parent(pci_hba
);
2125 struct sba_device
*sba
= sba_dev
->dev
.driver_data
;
2126 char t
= sba_dev
->id
.hw_type
;
2128 int rope
= (pci_hba
->hw_path
& (ROPES_PER_IOC
-1)); /* rope # */
2130 BUG_ON((t
!=HPHW_IOA
) && (t
!=HPHW_BCPORT
));
2132 r
->start
= r
->end
= 0;
2134 base
= READ_REG32(sba
->sba_hpa
+ LMMIO_DIST_BASE
);
2135 if ((base
& 1) == 0) {
2136 BUG(); /* Gah! Distr Range wasn't enabled! */
2140 r
->start
= (base
& ~1UL) | PCI_F_EXTEND
;
2142 size
= (~READ_REG32(sba
->sba_hpa
+ LMMIO_DIST_MASK
)) / ROPES_PER_IOC
;
2143 r
->start
+= rope
* (size
+ 1); /* adjust base for this rope */
2144 r
->end
= r
->start
+ size
;