x86: fix bootup crash in native_read_tsc()
[wrt350n-kernel.git] / drivers / net / wireless / iwlwifi / iwl-4965-hw.h
blobffe1e9dfdec7bc5da5b2e0c909a41f7f710c4a8d
1 /******************************************************************************
3 * This file is provided under a dual BSD/GPLv2 license. When using or
4 * redistributing this file, you may do so under either license.
6 * GPL LICENSE SUMMARY
8 * Copyright(c) 2005 - 2007 Intel Corporation. All rights reserved.
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of version 2 of the GNU General Public License as
12 * published by the Free Software Foundation.
14 * This program is distributed in the hope that it will be useful, but
15 * WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
17 * General Public License for more details.
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
22 * USA
24 * The full GNU General Public License is included in this distribution
25 * in the file called LICENSE.GPL.
27 * Contact Information:
28 * James P. Ketrenos <ipw2100-admin@linux.intel.com>
29 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
31 * BSD LICENSE
33 * Copyright(c) 2005 - 2007 Intel Corporation. All rights reserved.
34 * All rights reserved.
36 * Redistribution and use in source and binary forms, with or without
37 * modification, are permitted provided that the following conditions
38 * are met:
40 * * Redistributions of source code must retain the above copyright
41 * notice, this list of conditions and the following disclaimer.
42 * * Redistributions in binary form must reproduce the above copyright
43 * notice, this list of conditions and the following disclaimer in
44 * the documentation and/or other materials provided with the
45 * distribution.
46 * * Neither the name Intel Corporation nor the names of its
47 * contributors may be used to endorse or promote products derived
48 * from this software without specific prior written permission.
50 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
51 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
52 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
53 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
54 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
55 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
56 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
57 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
58 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
59 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
60 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
62 *****************************************************************************/
64 * Please use this file (iwl-4965-hw.h) only for hardware-related definitions.
65 * Use iwl-4965-commands.h for uCode API definitions.
66 * Use iwl-4965.h for driver implementation definitions.
69 #ifndef __iwl_4965_hw_h__
70 #define __iwl_4965_hw_h__
73 * uCode queue management definitions ...
74 * Queue #4 is the command queue for 3945 and 4965; map it to Tx FIFO chnl 4.
75 * The first queue used for block-ack aggregation is #7 (4965 only).
76 * All block-ack aggregation queues should map to Tx DMA/FIFO channel 7.
78 #define IWL_CMD_QUEUE_NUM 4
79 #define IWL_CMD_FIFO_NUM 4
80 #define IWL_BACK_QUEUE_FIRST_ID 7
82 /* Tx rates */
83 #define IWL_CCK_RATES 4
84 #define IWL_OFDM_RATES 8
85 #define IWL_HT_RATES 16
86 #define IWL_MAX_RATES (IWL_CCK_RATES+IWL_OFDM_RATES+IWL_HT_RATES)
88 /* Time constants */
89 #define SHORT_SLOT_TIME 9
90 #define LONG_SLOT_TIME 20
92 /* RSSI to dBm */
93 #define IWL_RSSI_OFFSET 44
96 * EEPROM related constants, enums, and structures.
100 * EEPROM access time values:
102 * Driver initiates EEPROM read by writing byte address << 1 to CSR_EEPROM_REG,
103 * then clearing (with subsequent read/modify/write) CSR_EEPROM_REG bit
104 * CSR_EEPROM_REG_BIT_CMD (0x2).
105 * Driver then polls CSR_EEPROM_REG for CSR_EEPROM_REG_READ_VALID_MSK (0x1).
106 * When polling, wait 10 uSec between polling loops, up to a maximum 5000 uSec.
107 * Driver reads 16-bit value from bits 31-16 of CSR_EEPROM_REG.
109 #define IWL_EEPROM_ACCESS_TIMEOUT 5000 /* uSec */
110 #define IWL_EEPROM_ACCESS_DELAY 10 /* uSec */
113 * Regulatory channel usage flags in EEPROM struct iwl4965_eeprom_channel.flags.
115 * IBSS and/or AP operation is allowed *only* on those channels with
116 * (VALID && IBSS && ACTIVE && !RADAR). This restriction is in place because
117 * RADAR detection is not supported by the 4965 driver, but is a
118 * requirement for establishing a new network for legal operation on channels
119 * requiring RADAR detection or restricting ACTIVE scanning.
121 * NOTE: "WIDE" flag does not indicate anything about "FAT" 40 MHz channels.
122 * It only indicates that 20 MHz channel use is supported; FAT channel
123 * usage is indicated by a separate set of regulatory flags for each
124 * FAT channel pair.
126 * NOTE: Using a channel inappropriately will result in a uCode error!
128 enum {
129 EEPROM_CHANNEL_VALID = (1 << 0), /* usable for this SKU/geo */
130 EEPROM_CHANNEL_IBSS = (1 << 1), /* usable as an IBSS channel */
131 /* Bit 2 Reserved */
132 EEPROM_CHANNEL_ACTIVE = (1 << 3), /* active scanning allowed */
133 EEPROM_CHANNEL_RADAR = (1 << 4), /* radar detection required */
134 EEPROM_CHANNEL_WIDE = (1 << 5), /* 20 MHz channel okay */
135 EEPROM_CHANNEL_NARROW = (1 << 6), /* 10 MHz channel (not used) */
136 EEPROM_CHANNEL_DFS = (1 << 7), /* dynamic freq selection candidate */
139 /* SKU Capabilities */
140 #define EEPROM_SKU_CAP_SW_RF_KILL_ENABLE (1 << 0)
141 #define EEPROM_SKU_CAP_HW_RF_KILL_ENABLE (1 << 1)
143 /* *regulatory* channel data format in eeprom, one for each channel.
144 * There are separate entries for FAT (40 MHz) vs. normal (20 MHz) channels. */
145 struct iwl4965_eeprom_channel {
146 u8 flags; /* EEPROM_CHANNEL_* flags copied from EEPROM */
147 s8 max_power_avg; /* max power (dBm) on this chnl, limit 31 */
148 } __attribute__ ((packed));
150 /* 4965 has two radio transmitters (and 3 radio receivers) */
151 #define EEPROM_TX_POWER_TX_CHAINS (2)
153 /* 4965 has room for up to 8 sets of txpower calibration data */
154 #define EEPROM_TX_POWER_BANDS (8)
156 /* 4965 factory calibration measures txpower gain settings for
157 * each of 3 target output levels */
158 #define EEPROM_TX_POWER_MEASUREMENTS (3)
160 /* 4965 driver does not work with txpower calibration version < 5.
161 * Look for this in calib_version member of struct iwl4965_eeprom. */
162 #define EEPROM_TX_POWER_VERSION_NEW (5)
166 * 4965 factory calibration data for one txpower level, on one channel,
167 * measured on one of the 2 tx chains (radio transmitter and associated
168 * antenna). EEPROM contains:
170 * 1) Temperature (degrees Celsius) of device when measurement was made.
172 * 2) Gain table index used to achieve the target measurement power.
173 * This refers to the "well-known" gain tables (see iwl-4965-hw.h).
175 * 3) Actual measured output power, in half-dBm ("34" = 17 dBm).
177 * 4) RF power amplifier detector level measurement (not used).
179 struct iwl4965_eeprom_calib_measure {
180 u8 temperature; /* Device temperature (Celsius) */
181 u8 gain_idx; /* Index into gain table */
182 u8 actual_pow; /* Measured RF output power, half-dBm */
183 s8 pa_det; /* Power amp detector level (not used) */
184 } __attribute__ ((packed));
188 * 4965 measurement set for one channel. EEPROM contains:
190 * 1) Channel number measured
192 * 2) Measurements for each of 3 power levels for each of 2 radio transmitters
193 * (a.k.a. "tx chains") (6 measurements altogether)
195 struct iwl4965_eeprom_calib_ch_info {
196 u8 ch_num;
197 struct iwl4965_eeprom_calib_measure measurements[EEPROM_TX_POWER_TX_CHAINS]
198 [EEPROM_TX_POWER_MEASUREMENTS];
199 } __attribute__ ((packed));
202 * 4965 txpower subband info.
204 * For each frequency subband, EEPROM contains the following:
206 * 1) First and last channels within range of the subband. "0" values
207 * indicate that this sample set is not being used.
209 * 2) Sample measurement sets for 2 channels close to the range endpoints.
211 struct iwl4965_eeprom_calib_subband_info {
212 u8 ch_from; /* channel number of lowest channel in subband */
213 u8 ch_to; /* channel number of highest channel in subband */
214 struct iwl4965_eeprom_calib_ch_info ch1;
215 struct iwl4965_eeprom_calib_ch_info ch2;
216 } __attribute__ ((packed));
220 * 4965 txpower calibration info. EEPROM contains:
222 * 1) Factory-measured saturation power levels (maximum levels at which
223 * tx power amplifier can output a signal without too much distortion).
224 * There is one level for 2.4 GHz band and one for 5 GHz band. These
225 * values apply to all channels within each of the bands.
227 * 2) Factory-measured power supply voltage level. This is assumed to be
228 * constant (i.e. same value applies to all channels/bands) while the
229 * factory measurements are being made.
231 * 3) Up to 8 sets of factory-measured txpower calibration values.
232 * These are for different frequency ranges, since txpower gain
233 * characteristics of the analog radio circuitry vary with frequency.
235 * Not all sets need to be filled with data;
236 * struct iwl4965_eeprom_calib_subband_info contains range of channels
237 * (0 if unused) for each set of data.
239 struct iwl4965_eeprom_calib_info {
240 u8 saturation_power24; /* half-dBm (e.g. "34" = 17 dBm) */
241 u8 saturation_power52; /* half-dBm */
242 s16 voltage; /* signed */
243 struct iwl4965_eeprom_calib_subband_info band_info[EEPROM_TX_POWER_BANDS];
244 } __attribute__ ((packed));
248 * 4965 EEPROM map
250 struct iwl4965_eeprom {
251 u8 reserved0[16];
252 #define EEPROM_DEVICE_ID (2*0x08) /* 2 bytes */
253 u16 device_id; /* abs.ofs: 16 */
254 u8 reserved1[2];
255 #define EEPROM_PMC (2*0x0A) /* 2 bytes */
256 u16 pmc; /* abs.ofs: 20 */
257 u8 reserved2[20];
258 #define EEPROM_MAC_ADDRESS (2*0x15) /* 6 bytes */
259 u8 mac_address[6]; /* abs.ofs: 42 */
260 u8 reserved3[58];
261 #define EEPROM_BOARD_REVISION (2*0x35) /* 2 bytes */
262 u16 board_revision; /* abs.ofs: 106 */
263 u8 reserved4[11];
264 #define EEPROM_BOARD_PBA_NUMBER (2*0x3B+1) /* 9 bytes */
265 u8 board_pba_number[9]; /* abs.ofs: 119 */
266 u8 reserved5[8];
267 #define EEPROM_VERSION (2*0x44) /* 2 bytes */
268 u16 version; /* abs.ofs: 136 */
269 #define EEPROM_SKU_CAP (2*0x45) /* 1 bytes */
270 u8 sku_cap; /* abs.ofs: 138 */
271 #define EEPROM_LEDS_MODE (2*0x45+1) /* 1 bytes */
272 u8 leds_mode; /* abs.ofs: 139 */
273 #define EEPROM_OEM_MODE (2*0x46) /* 2 bytes */
274 u16 oem_mode;
275 #define EEPROM_WOWLAN_MODE (2*0x47) /* 2 bytes */
276 u16 wowlan_mode; /* abs.ofs: 142 */
277 #define EEPROM_LEDS_TIME_INTERVAL (2*0x48) /* 2 bytes */
278 u16 leds_time_interval; /* abs.ofs: 144 */
279 #define EEPROM_LEDS_OFF_TIME (2*0x49) /* 1 bytes */
280 u8 leds_off_time; /* abs.ofs: 146 */
281 #define EEPROM_LEDS_ON_TIME (2*0x49+1) /* 1 bytes */
282 u8 leds_on_time; /* abs.ofs: 147 */
283 #define EEPROM_ALMGOR_M_VERSION (2*0x4A) /* 1 bytes */
284 u8 almgor_m_version; /* abs.ofs: 148 */
285 #define EEPROM_ANTENNA_SWITCH_TYPE (2*0x4A+1) /* 1 bytes */
286 u8 antenna_switch_type; /* abs.ofs: 149 */
287 u8 reserved6[8];
288 #define EEPROM_4965_BOARD_REVISION (2*0x4F) /* 2 bytes */
289 u16 board_revision_4965; /* abs.ofs: 158 */
290 u8 reserved7[13];
291 #define EEPROM_4965_BOARD_PBA (2*0x56+1) /* 9 bytes */
292 u8 board_pba_number_4965[9]; /* abs.ofs: 173 */
293 u8 reserved8[10];
294 #define EEPROM_REGULATORY_SKU_ID (2*0x60) /* 4 bytes */
295 u8 sku_id[4]; /* abs.ofs: 192 */
298 * Per-channel regulatory data.
300 * Each channel that *might* be supported by 3945 or 4965 has a fixed location
301 * in EEPROM containing EEPROM_CHANNEL_* usage flags (LSB) and max regulatory
302 * txpower (MSB).
304 * Entries immediately below are for 20 MHz channel width. FAT (40 MHz)
305 * channels (only for 4965, not supported by 3945) appear later in the EEPROM.
307 * 2.4 GHz channels 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14
309 #define EEPROM_REGULATORY_BAND_1 (2*0x62) /* 2 bytes */
310 u16 band_1_count; /* abs.ofs: 196 */
311 #define EEPROM_REGULATORY_BAND_1_CHANNELS (2*0x63) /* 28 bytes */
312 struct iwl4965_eeprom_channel band_1_channels[14]; /* abs.ofs: 196 */
315 * 4.9 GHz channels 183, 184, 185, 187, 188, 189, 192, 196,
316 * 5.0 GHz channels 7, 8, 11, 12, 16
317 * (4915-5080MHz) (none of these is ever supported)
319 #define EEPROM_REGULATORY_BAND_2 (2*0x71) /* 2 bytes */
320 u16 band_2_count; /* abs.ofs: 226 */
321 #define EEPROM_REGULATORY_BAND_2_CHANNELS (2*0x72) /* 26 bytes */
322 struct iwl4965_eeprom_channel band_2_channels[13]; /* abs.ofs: 228 */
325 * 5.2 GHz channels 34, 36, 38, 40, 42, 44, 46, 48, 52, 56, 60, 64
326 * (5170-5320MHz)
328 #define EEPROM_REGULATORY_BAND_3 (2*0x7F) /* 2 bytes */
329 u16 band_3_count; /* abs.ofs: 254 */
330 #define EEPROM_REGULATORY_BAND_3_CHANNELS (2*0x80) /* 24 bytes */
331 struct iwl4965_eeprom_channel band_3_channels[12]; /* abs.ofs: 256 */
334 * 5.5 GHz channels 100, 104, 108, 112, 116, 120, 124, 128, 132, 136, 140
335 * (5500-5700MHz)
337 #define EEPROM_REGULATORY_BAND_4 (2*0x8C) /* 2 bytes */
338 u16 band_4_count; /* abs.ofs: 280 */
339 #define EEPROM_REGULATORY_BAND_4_CHANNELS (2*0x8D) /* 22 bytes */
340 struct iwl4965_eeprom_channel band_4_channels[11]; /* abs.ofs: 282 */
343 * 5.7 GHz channels 145, 149, 153, 157, 161, 165
344 * (5725-5825MHz)
346 #define EEPROM_REGULATORY_BAND_5 (2*0x98) /* 2 bytes */
347 u16 band_5_count; /* abs.ofs: 304 */
348 #define EEPROM_REGULATORY_BAND_5_CHANNELS (2*0x99) /* 12 bytes */
349 struct iwl4965_eeprom_channel band_5_channels[6]; /* abs.ofs: 306 */
351 u8 reserved10[2];
355 * 2.4 GHz FAT channels 1 (5), 2 (6), 3 (7), 4 (8), 5 (9), 6 (10), 7 (11)
357 * The channel listed is the center of the lower 20 MHz half of the channel.
358 * The overall center frequency is actually 2 channels (10 MHz) above that,
359 * and the upper half of each FAT channel is centered 4 channels (20 MHz) away
360 * from the lower half; e.g. the upper half of FAT channel 1 is channel 5,
361 * and the overall FAT channel width centers on channel 3.
363 * NOTE: The RXON command uses 20 MHz channel numbers to specify the
364 * control channel to which to tune. RXON also specifies whether the
365 * control channel is the upper or lower half of a FAT channel.
367 * NOTE: 4965 does not support FAT channels on 2.4 GHz.
369 #define EEPROM_REGULATORY_BAND_24_FAT_CHANNELS (2*0xA0) /* 14 bytes */
370 struct iwl4965_eeprom_channel band_24_channels[7]; /* abs.ofs: 320 */
371 u8 reserved11[2];
374 * 5.2 GHz FAT channels 36 (40), 44 (48), 52 (56), 60 (64),
375 * 100 (104), 108 (112), 116 (120), 124 (128), 132 (136), 149 (153), 157 (161)
377 #define EEPROM_REGULATORY_BAND_52_FAT_CHANNELS (2*0xA8) /* 22 bytes */
378 struct iwl4965_eeprom_channel band_52_channels[11]; /* abs.ofs: 336 */
379 u8 reserved12[6];
382 * 4965 driver requires txpower calibration format version 5 or greater.
383 * Driver does not work with txpower calibration version < 5.
384 * This value is simply a 16-bit number, no major/minor versions here.
386 #define EEPROM_CALIB_VERSION_OFFSET (2*0xB6) /* 2 bytes */
387 u16 calib_version; /* abs.ofs: 364 */
388 u8 reserved13[2];
389 u8 reserved14[96]; /* abs.ofs: 368 */
392 * 4965 Txpower calibration data.
394 #define EEPROM_IWL_CALIB_TXPOWER_OFFSET (2*0xE8) /* 48 bytes */
395 struct iwl4965_eeprom_calib_info calib_info; /* abs.ofs: 464 */
397 u8 reserved16[140]; /* fill out to full 1024 byte block */
400 } __attribute__ ((packed));
402 #define IWL_EEPROM_IMAGE_SIZE 1024
404 /* End of EEPROM */
406 #include "iwl-4965-commands.h"
408 #define PCI_LINK_CTRL 0x0F0
409 #define PCI_POWER_SOURCE 0x0C8
410 #define PCI_REG_WUM8 0x0E8
411 #define PCI_CFG_PMC_PME_FROM_D3COLD_SUPPORT (0x80000000)
413 /*=== CSR (control and status registers) ===*/
414 #define CSR_BASE (0x000)
416 #define CSR_SW_VER (CSR_BASE+0x000)
417 #define CSR_HW_IF_CONFIG_REG (CSR_BASE+0x000) /* hardware interface config */
418 #define CSR_INT_COALESCING (CSR_BASE+0x004) /* accum ints, 32-usec units */
419 #define CSR_INT (CSR_BASE+0x008) /* host interrupt status/ack */
420 #define CSR_INT_MASK (CSR_BASE+0x00c) /* host interrupt enable */
421 #define CSR_FH_INT_STATUS (CSR_BASE+0x010) /* busmaster int status/ack*/
422 #define CSR_GPIO_IN (CSR_BASE+0x018) /* read external chip pins */
423 #define CSR_RESET (CSR_BASE+0x020) /* busmaster enable, NMI, etc*/
424 #define CSR_GP_CNTRL (CSR_BASE+0x024)
427 * Hardware revision info
428 * Bit fields:
429 * 31-8: Reserved
430 * 7-4: Type of device: 0x0 = 4965, 0xd = 3945
431 * 3-2: Revision step: 0 = A, 1 = B, 2 = C, 3 = D
432 * 1-0: "Dash" value, as in A-1, etc.
434 * NOTE: Revision step affects calculation of CCK txpower for 4965.
436 #define CSR_HW_REV (CSR_BASE+0x028)
438 /* EEPROM reads */
439 #define CSR_EEPROM_REG (CSR_BASE+0x02c)
440 #define CSR_EEPROM_GP (CSR_BASE+0x030)
441 #define CSR_GP_UCODE (CSR_BASE+0x044)
442 #define CSR_UCODE_DRV_GP1 (CSR_BASE+0x054)
443 #define CSR_UCODE_DRV_GP1_SET (CSR_BASE+0x058)
444 #define CSR_UCODE_DRV_GP1_CLR (CSR_BASE+0x05c)
445 #define CSR_UCODE_DRV_GP2 (CSR_BASE+0x060)
446 #define CSR_GIO_CHICKEN_BITS (CSR_BASE+0x100)
449 * Indicates hardware rev, to determine CCK backoff for txpower calculation.
450 * Bit fields:
451 * 3-2: 0 = A, 1 = B, 2 = C, 3 = D step
453 #define CSR_HW_REV_WA_REG (CSR_BASE+0x22C)
455 /* Hardware interface configuration bits */
456 #define CSR_HW_IF_CONFIG_REG_BIT_KEDRON_R (0x00000010)
457 #define CSR_HW_IF_CONFIG_REG_MSK_BOARD_VER (0x00000C00)
458 #define CSR_HW_IF_CONFIG_REG_BIT_MAC_SI (0x00000100)
459 #define CSR_HW_IF_CONFIG_REG_BIT_RADIO_SI (0x00000200)
460 #define CSR_HW_IF_CONFIG_REG_BIT_EEPROM_OWN_SEM (0x00200000)
462 /* interrupt flags in INTA, set by uCode or hardware (e.g. dma),
463 * acknowledged (reset) by host writing "1" to flagged bits. */
464 #define CSR_INT_BIT_FH_RX (1 << 31) /* Rx DMA, cmd responses, FH_INT[17:16] */
465 #define CSR_INT_BIT_HW_ERR (1 << 29) /* DMA hardware error FH_INT[31] */
466 #define CSR_INT_BIT_DNLD (1 << 28) /* uCode Download */
467 #define CSR_INT_BIT_FH_TX (1 << 27) /* Tx DMA FH_INT[1:0] */
468 #define CSR_INT_BIT_SCD (1 << 26) /* TXQ pointer advanced */
469 #define CSR_INT_BIT_SW_ERR (1 << 25) /* uCode error */
470 #define CSR_INT_BIT_RF_KILL (1 << 7) /* HW RFKILL switch GP_CNTRL[27] toggled */
471 #define CSR_INT_BIT_CT_KILL (1 << 6) /* Critical temp (chip too hot) rfkill */
472 #define CSR_INT_BIT_SW_RX (1 << 3) /* Rx, command responses, 3945 */
473 #define CSR_INT_BIT_WAKEUP (1 << 1) /* NIC controller waking up (pwr mgmt) */
474 #define CSR_INT_BIT_ALIVE (1 << 0) /* uCode interrupts once it initializes */
476 #define CSR_INI_SET_MASK (CSR_INT_BIT_FH_RX | \
477 CSR_INT_BIT_HW_ERR | \
478 CSR_INT_BIT_FH_TX | \
479 CSR_INT_BIT_SW_ERR | \
480 CSR_INT_BIT_RF_KILL | \
481 CSR_INT_BIT_SW_RX | \
482 CSR_INT_BIT_WAKEUP | \
483 CSR_INT_BIT_ALIVE)
485 /* interrupt flags in FH (flow handler) (PCI busmaster DMA) */
486 #define CSR_FH_INT_BIT_ERR (1 << 31) /* Error */
487 #define CSR_FH_INT_BIT_HI_PRIOR (1 << 30) /* High priority Rx, bypass coalescing */
488 #define CSR_FH_INT_BIT_RX_CHNL1 (1 << 17) /* Rx channel 1 */
489 #define CSR_FH_INT_BIT_RX_CHNL0 (1 << 16) /* Rx channel 0 */
490 #define CSR_FH_INT_BIT_TX_CHNL1 (1 << 1) /* Tx channel 1 */
491 #define CSR_FH_INT_BIT_TX_CHNL0 (1 << 0) /* Tx channel 0 */
493 #define CSR_FH_INT_RX_MASK (CSR_FH_INT_BIT_HI_PRIOR | \
494 CSR_FH_INT_BIT_RX_CHNL1 | \
495 CSR_FH_INT_BIT_RX_CHNL0)
497 #define CSR_FH_INT_TX_MASK (CSR_FH_INT_BIT_TX_CHNL1 | \
498 CSR_FH_INT_BIT_TX_CHNL0)
501 /* RESET */
502 #define CSR_RESET_REG_FLAG_NEVO_RESET (0x00000001)
503 #define CSR_RESET_REG_FLAG_FORCE_NMI (0x00000002)
504 #define CSR_RESET_REG_FLAG_SW_RESET (0x00000080)
505 #define CSR_RESET_REG_FLAG_MASTER_DISABLED (0x00000100)
506 #define CSR_RESET_REG_FLAG_STOP_MASTER (0x00000200)
508 /* GP (general purpose) CONTROL */
509 #define CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY (0x00000001)
510 #define CSR_GP_CNTRL_REG_FLAG_INIT_DONE (0x00000004)
511 #define CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ (0x00000008)
512 #define CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP (0x00000010)
514 #define CSR_GP_CNTRL_REG_VAL_MAC_ACCESS_EN (0x00000001)
516 #define CSR_GP_CNTRL_REG_MSK_POWER_SAVE_TYPE (0x07000000)
517 #define CSR_GP_CNTRL_REG_FLAG_MAC_POWER_SAVE (0x04000000)
518 #define CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW (0x08000000)
521 /* EEPROM REG */
522 #define CSR_EEPROM_REG_READ_VALID_MSK (0x00000001)
523 #define CSR_EEPROM_REG_BIT_CMD (0x00000002)
525 /* EEPROM GP */
526 #define CSR_EEPROM_GP_VALID_MSK (0x00000006)
527 #define CSR_EEPROM_GP_BAD_SIGNATURE (0x00000000)
528 #define CSR_EEPROM_GP_IF_OWNER_MSK (0x00000180)
530 /* UCODE DRV GP */
531 #define CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP (0x00000001)
532 #define CSR_UCODE_SW_BIT_RFKILL (0x00000002)
533 #define CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED (0x00000004)
534 #define CSR_UCODE_DRV_GP1_REG_BIT_CT_KILL_EXIT (0x00000008)
536 /* GPIO */
537 #define CSR_GPIO_IN_BIT_AUX_POWER (0x00000200)
538 #define CSR_GPIO_IN_VAL_VAUX_PWR_SRC (0x00000000)
539 #define CSR_GPIO_IN_VAL_VMAIN_PWR_SRC CSR_GPIO_IN_BIT_AUX_POWER
541 /* GI Chicken Bits */
542 #define CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX (0x00800000)
543 #define CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER (0x20000000)
545 /*=== HBUS (Host-side Bus) ===*/
546 #define HBUS_BASE (0x400)
549 * Registers for accessing device's internal SRAM memory (e.g. SCD SRAM
550 * structures, error log, event log, verifying uCode load).
551 * First write to address register, then read from or write to data register
552 * to complete the job. Once the address register is set up, accesses to
553 * data registers auto-increment the address by one dword.
554 * Bit usage for address registers (read or write):
555 * 0-31: memory address within device
557 #define HBUS_TARG_MEM_RADDR (HBUS_BASE+0x00c)
558 #define HBUS_TARG_MEM_WADDR (HBUS_BASE+0x010)
559 #define HBUS_TARG_MEM_WDAT (HBUS_BASE+0x018)
560 #define HBUS_TARG_MEM_RDAT (HBUS_BASE+0x01c)
563 * Registers for accessing device's internal peripheral registers
564 * (e.g. SCD, BSM, etc.). First write to address register,
565 * then read from or write to data register to complete the job.
566 * Bit usage for address registers (read or write):
567 * 0-15: register address (offset) within device
568 * 24-25: (# bytes - 1) to read or write (e.g. 3 for dword)
570 #define HBUS_TARG_PRPH_WADDR (HBUS_BASE+0x044)
571 #define HBUS_TARG_PRPH_RADDR (HBUS_BASE+0x048)
572 #define HBUS_TARG_PRPH_WDAT (HBUS_BASE+0x04c)
573 #define HBUS_TARG_PRPH_RDAT (HBUS_BASE+0x050)
576 * Per-Tx-queue write pointer (index, really!) (3945 and 4965).
577 * Driver sets this to indicate index to next TFD that driver will fill
578 * (1 past latest filled).
579 * Bit usage:
580 * 0-7: queue write index (0-255)
581 * 11-8: queue selector (0-15)
583 #define HBUS_TARG_WRPTR (HBUS_BASE+0x060)
585 #define HBUS_TARG_MBX_C (HBUS_BASE+0x030)
587 #define HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED (0x00000004)
589 #define TFD_QUEUE_SIZE_MAX (256)
591 #define IWL_NUM_SCAN_RATES (2)
593 #define IWL_DEFAULT_TX_RETRY 15
595 #define RX_QUEUE_SIZE 256
596 #define RX_QUEUE_MASK 255
597 #define RX_QUEUE_SIZE_LOG 8
599 #define TFD_TX_CMD_SLOTS 256
600 #define TFD_CMD_SLOTS 32
602 #define TFD_MAX_PAYLOAD_SIZE (sizeof(struct iwl4965_cmd) - \
603 sizeof(struct iwl4965_cmd_meta))
606 * RX related structures and functions
608 #define RX_FREE_BUFFERS 64
609 #define RX_LOW_WATERMARK 8
611 /* Size of one Rx buffer in host DRAM */
612 #define IWL_RX_BUF_SIZE_4K (4 * 1024)
613 #define IWL_RX_BUF_SIZE_8K (8 * 1024)
615 /* Sizes and addresses for instruction and data memory (SRAM) in
616 * 4965's embedded processor. Driver access is via HBUS_TARG_MEM_* regs. */
617 #define RTC_INST_LOWER_BOUND (0x000000)
618 #define KDR_RTC_INST_UPPER_BOUND (0x018000)
620 #define RTC_DATA_LOWER_BOUND (0x800000)
621 #define KDR_RTC_DATA_UPPER_BOUND (0x80A000)
623 #define KDR_RTC_INST_SIZE (KDR_RTC_INST_UPPER_BOUND - RTC_INST_LOWER_BOUND)
624 #define KDR_RTC_DATA_SIZE (KDR_RTC_DATA_UPPER_BOUND - RTC_DATA_LOWER_BOUND)
626 #define IWL_MAX_INST_SIZE KDR_RTC_INST_SIZE
627 #define IWL_MAX_DATA_SIZE KDR_RTC_DATA_SIZE
629 /* Size of uCode instruction memory in bootstrap state machine */
630 #define IWL_MAX_BSM_SIZE BSM_SRAM_SIZE
632 static inline int iwl4965_hw_valid_rtc_data_addr(u32 addr)
634 return (addr >= RTC_DATA_LOWER_BOUND) &&
635 (addr < KDR_RTC_DATA_UPPER_BOUND);
638 /********************* START TEMPERATURE *************************************/
641 * 4965 temperature calculation.
643 * The driver must calculate the device temperature before calculating
644 * a txpower setting (amplifier gain is temperature dependent). The
645 * calculation uses 4 measurements, 3 of which (R1, R2, R3) are calibration
646 * values used for the life of the driver, and one of which (R4) is the
647 * real-time temperature indicator.
649 * uCode provides all 4 values to the driver via the "initialize alive"
650 * notification (see struct iwl4965_init_alive_resp). After the runtime uCode
651 * image loads, uCode updates the R4 value via statistics notifications
652 * (see STATISTICS_NOTIFICATION), which occur after each received beacon
653 * when associated, or can be requested via REPLY_STATISTICS_CMD.
655 * NOTE: uCode provides the R4 value as a 23-bit signed value. Driver
656 * must sign-extend to 32 bits before applying formula below.
658 * Formula:
660 * degrees Kelvin = ((97 * 259 * (R4 - R2) / (R3 - R1)) / 100) + 8
662 * NOTE: The basic formula is 259 * (R4-R2) / (R3-R1). The 97/100 is
663 * an additional correction, which should be centered around 0 degrees
664 * Celsius (273 degrees Kelvin). The 8 (3 percent of 273) compensates for
665 * centering the 97/100 correction around 0 degrees K.
667 * Add 273 to Kelvin value to find degrees Celsius, for comparing current
668 * temperature with factory-measured temperatures when calculating txpower
669 * settings.
671 #define TEMPERATURE_CALIB_KELVIN_OFFSET 8
672 #define TEMPERATURE_CALIB_A_VAL 259
674 /* Limit range of calculated temperature to be between these Kelvin values */
675 #define IWL_TX_POWER_TEMPERATURE_MIN (263)
676 #define IWL_TX_POWER_TEMPERATURE_MAX (410)
678 #define IWL_TX_POWER_TEMPERATURE_OUT_OF_RANGE(t) \
679 (((t) < IWL_TX_POWER_TEMPERATURE_MIN) || \
680 ((t) > IWL_TX_POWER_TEMPERATURE_MAX))
682 /********************* END TEMPERATURE ***************************************/
684 /********************* START TXPOWER *****************************************/
687 * 4965 txpower calculations rely on information from three sources:
689 * 1) EEPROM
690 * 2) "initialize" alive notification
691 * 3) statistics notifications
693 * EEPROM data consists of:
695 * 1) Regulatory information (max txpower and channel usage flags) is provided
696 * separately for each channel that can possibly supported by 4965.
697 * 40 MHz wide (.11n fat) channels are listed separately from 20 MHz
698 * (legacy) channels.
700 * See struct iwl4965_eeprom_channel for format, and struct iwl4965_eeprom
701 * for locations in EEPROM.
703 * 2) Factory txpower calibration information is provided separately for
704 * sub-bands of contiguous channels. 2.4GHz has just one sub-band,
705 * but 5 GHz has several sub-bands.
707 * In addition, per-band (2.4 and 5 Ghz) saturation txpowers are provided.
709 * See struct iwl4965_eeprom_calib_info (and the tree of structures
710 * contained within it) for format, and struct iwl4965_eeprom for
711 * locations in EEPROM.
713 * "Initialization alive" notification (see struct iwl4965_init_alive_resp)
714 * consists of:
716 * 1) Temperature calculation parameters.
718 * 2) Power supply voltage measurement.
720 * 3) Tx gain compensation to balance 2 transmitters for MIMO use.
722 * Statistics notifications deliver:
724 * 1) Current values for temperature param R4.
728 * To calculate a txpower setting for a given desired target txpower, channel,
729 * modulation bit rate, and transmitter chain (4965 has 2 transmitters to
730 * support MIMO and transmit diversity), driver must do the following:
732 * 1) Compare desired txpower vs. (EEPROM) regulatory limit for this channel.
733 * Do not exceed regulatory limit; reduce target txpower if necessary.
735 * If setting up txpowers for MIMO rates (rate indexes 8-15, 24-31),
736 * 2 transmitters will be used simultaneously; driver must reduce the
737 * regulatory limit by 3 dB (half-power) for each transmitter, so the
738 * combined total output of the 2 transmitters is within regulatory limits.
741 * 2) Compare target txpower vs. (EEPROM) saturation txpower *reduced by
742 * backoff for this bit rate*. Do not exceed (saturation - backoff[rate]);
743 * reduce target txpower if necessary.
745 * Backoff values below are in 1/2 dB units (equivalent to steps in
746 * txpower gain tables):
748 * OFDM 6 - 36 MBit: 10 steps (5 dB)
749 * OFDM 48 MBit: 15 steps (7.5 dB)
750 * OFDM 54 MBit: 17 steps (8.5 dB)
751 * OFDM 60 MBit: 20 steps (10 dB)
752 * CCK all rates: 10 steps (5 dB)
754 * Backoff values apply to saturation txpower on a per-transmitter basis;
755 * when using MIMO (2 transmitters), each transmitter uses the same
756 * saturation level provided in EEPROM, and the same backoff values;
757 * no reduction (such as with regulatory txpower limits) is required.
759 * Saturation and Backoff values apply equally to 20 Mhz (legacy) channel
760 * widths and 40 Mhz (.11n fat) channel widths; there is no separate
761 * factory measurement for fat channels.
763 * The result of this step is the final target txpower. The rest of
764 * the steps figure out the proper settings for the device to achieve
765 * that target txpower.
768 * 3) Determine (EEPROM) calibration subband for the target channel, by
769 * comparing against first and last channels in each subband
770 * (see struct iwl4965_eeprom_calib_subband_info).
773 * 4) Linearly interpolate (EEPROM) factory calibration measurement sets,
774 * referencing the 2 factory-measured (sample) channels within the subband.
776 * Interpolation is based on difference between target channel's frequency
777 * and the sample channels' frequencies. Since channel numbers are based
778 * on frequency (5 MHz between each channel number), this is equivalent
779 * to interpolating based on channel number differences.
781 * Note that the sample channels may or may not be the channels at the
782 * edges of the subband. The target channel may be "outside" of the
783 * span of the sampled channels.
785 * Driver may choose the pair (for 2 Tx chains) of measurements (see
786 * struct iwl4965_eeprom_calib_ch_info) for which the actual measured
787 * txpower comes closest to the desired txpower. Usually, though,
788 * the middle set of measurements is closest to the regulatory limits,
789 * and is therefore a good choice for all txpower calculations (this
790 * assumes that high accuracy is needed for maximizing legal txpower,
791 * while lower txpower configurations do not need as much accuracy).
793 * Driver should interpolate both members of the chosen measurement pair,
794 * i.e. for both Tx chains (radio transmitters), unless the driver knows
795 * that only one of the chains will be used (e.g. only one tx antenna
796 * connected, but this should be unusual). The rate scaling algorithm
797 * switches antennas to find best performance, so both Tx chains will
798 * be used (although only one at a time) even for non-MIMO transmissions.
800 * Driver should interpolate factory values for temperature, gain table
801 * index, and actual power. The power amplifier detector values are
802 * not used by the driver.
804 * Sanity check: If the target channel happens to be one of the sample
805 * channels, the results should agree with the sample channel's
806 * measurements!
809 * 5) Find difference between desired txpower and (interpolated)
810 * factory-measured txpower. Using (interpolated) factory gain table index
811 * (shown elsewhere) as a starting point, adjust this index lower to
812 * increase txpower, or higher to decrease txpower, until the target
813 * txpower is reached. Each step in the gain table is 1/2 dB.
815 * For example, if factory measured txpower is 16 dBm, and target txpower
816 * is 13 dBm, add 6 steps to the factory gain index to reduce txpower
817 * by 3 dB.
820 * 6) Find difference between current device temperature and (interpolated)
821 * factory-measured temperature for sub-band. Factory values are in
822 * degrees Celsius. To calculate current temperature, see comments for
823 * "4965 temperature calculation".
825 * If current temperature is higher than factory temperature, driver must
826 * increase gain (lower gain table index), and vice versa.
828 * Temperature affects gain differently for different channels:
830 * 2.4 GHz all channels: 3.5 degrees per half-dB step
831 * 5 GHz channels 34-43: 4.5 degrees per half-dB step
832 * 5 GHz channels >= 44: 4.0 degrees per half-dB step
834 * NOTE: Temperature can increase rapidly when transmitting, especially
835 * with heavy traffic at high txpowers. Driver should update
836 * temperature calculations often under these conditions to
837 * maintain strong txpower in the face of rising temperature.
840 * 7) Find difference between current power supply voltage indicator
841 * (from "initialize alive") and factory-measured power supply voltage
842 * indicator (EEPROM).
844 * If the current voltage is higher (indicator is lower) than factory
845 * voltage, gain should be reduced (gain table index increased) by:
847 * (eeprom - current) / 7
849 * If the current voltage is lower (indicator is higher) than factory
850 * voltage, gain should be increased (gain table index decreased) by:
852 * 2 * (current - eeprom) / 7
854 * If number of index steps in either direction turns out to be > 2,
855 * something is wrong ... just use 0.
857 * NOTE: Voltage compensation is independent of band/channel.
859 * NOTE: "Initialize" uCode measures current voltage, which is assumed
860 * to be constant after this initial measurement. Voltage
861 * compensation for txpower (number of steps in gain table)
862 * may be calculated once and used until the next uCode bootload.
865 * 8) If setting up txpowers for MIMO rates (rate indexes 8-15, 24-31),
866 * adjust txpower for each transmitter chain, so txpower is balanced
867 * between the two chains. There are 5 pairs of tx_atten[group][chain]
868 * values in "initialize alive", one pair for each of 5 channel ranges:
870 * Group 0: 5 GHz channel 34-43
871 * Group 1: 5 GHz channel 44-70
872 * Group 2: 5 GHz channel 71-124
873 * Group 3: 5 GHz channel 125-200
874 * Group 4: 2.4 GHz all channels
876 * Add the tx_atten[group][chain] value to the index for the target chain.
877 * The values are signed, but are in pairs of 0 and a non-negative number,
878 * so as to reduce gain (if necessary) of the "hotter" channel. This
879 * avoids any need to double-check for regulatory compliance after
880 * this step.
883 * 9) If setting up for a CCK rate, lower the gain by adding a CCK compensation
884 * value to the index:
886 * Hardware rev B: 9 steps (4.5 dB)
887 * Hardware rev C: 5 steps (2.5 dB)
889 * Hardware rev for 4965 can be determined by reading CSR_HW_REV_WA_REG,
890 * bits [3:2], 1 = B, 2 = C.
892 * NOTE: This compensation is in addition to any saturation backoff that
893 * might have been applied in an earlier step.
896 * 10) Select the gain table, based on band (2.4 vs 5 GHz).
898 * Limit the adjusted index to stay within the table!
901 * 11) Read gain table entries for DSP and radio gain, place into appropriate
902 * location(s) in command (struct iwl4965_txpowertable_cmd).
905 /* Limit range of txpower output target to be between these values */
906 #define IWL_TX_POWER_TARGET_POWER_MIN (0) /* 0 dBm = 1 milliwatt */
907 #define IWL_TX_POWER_TARGET_POWER_MAX (16) /* 16 dBm */
910 * When MIMO is used (2 transmitters operating simultaneously), driver should
911 * limit each transmitter to deliver a max of 3 dB below the regulatory limit
912 * for the device. That is, use half power for each transmitter, so total
913 * txpower is within regulatory limits.
915 * The value "6" represents number of steps in gain table to reduce power 3 dB.
916 * Each step is 1/2 dB.
918 #define IWL_TX_POWER_MIMO_REGULATORY_COMPENSATION (6)
921 * CCK gain compensation.
923 * When calculating txpowers for CCK, after making sure that the target power
924 * is within regulatory and saturation limits, driver must additionally
925 * back off gain by adding these values to the gain table index.
927 * Hardware rev for 4965 can be determined by reading CSR_HW_REV_WA_REG,
928 * bits [3:2], 1 = B, 2 = C.
930 #define IWL_TX_POWER_CCK_COMPENSATION_B_STEP (9)
931 #define IWL_TX_POWER_CCK_COMPENSATION_C_STEP (5)
934 * 4965 power supply voltage compensation for txpower
936 #define TX_POWER_IWL_VOLTAGE_CODES_PER_03V (7)
939 * Gain tables.
941 * The following tables contain pair of values for setting txpower, i.e.
942 * gain settings for the output of the device's digital signal processor (DSP),
943 * and for the analog gain structure of the transmitter.
945 * Each entry in the gain tables represents a step of 1/2 dB. Note that these
946 * are *relative* steps, not indications of absolute output power. Output
947 * power varies with temperature, voltage, and channel frequency, and also
948 * requires consideration of average power (to satisfy regulatory constraints),
949 * and peak power (to avoid distortion of the output signal).
951 * Each entry contains two values:
952 * 1) DSP gain (or sometimes called DSP attenuation). This is a fine-grained
953 * linear value that multiplies the output of the digital signal processor,
954 * before being sent to the analog radio.
955 * 2) Radio gain. This sets the analog gain of the radio Tx path.
956 * It is a coarser setting, and behaves in a logarithmic (dB) fashion.
958 * EEPROM contains factory calibration data for txpower. This maps actual
959 * measured txpower levels to gain settings in the "well known" tables
960 * below ("well-known" means here that both factory calibration *and* the
961 * driver work with the same table).
963 * There are separate tables for 2.4 GHz and 5 GHz bands. The 5 GHz table
964 * has an extension (into negative indexes), in case the driver needs to
965 * boost power setting for high device temperatures (higher than would be
966 * present during factory calibration). A 5 Ghz EEPROM index of "40"
967 * corresponds to the 49th entry in the table used by the driver.
969 #define MIN_TX_GAIN_INDEX (0) /* highest gain, lowest idx, 2.4 */
970 #define MIN_TX_GAIN_INDEX_52GHZ_EXT (-9) /* highest gain, lowest idx, 5 */
973 * 2.4 GHz gain table
975 * Index Dsp gain Radio gain
976 * 0 110 0x3f (highest gain)
977 * 1 104 0x3f
978 * 2 98 0x3f
979 * 3 110 0x3e
980 * 4 104 0x3e
981 * 5 98 0x3e
982 * 6 110 0x3d
983 * 7 104 0x3d
984 * 8 98 0x3d
985 * 9 110 0x3c
986 * 10 104 0x3c
987 * 11 98 0x3c
988 * 12 110 0x3b
989 * 13 104 0x3b
990 * 14 98 0x3b
991 * 15 110 0x3a
992 * 16 104 0x3a
993 * 17 98 0x3a
994 * 18 110 0x39
995 * 19 104 0x39
996 * 20 98 0x39
997 * 21 110 0x38
998 * 22 104 0x38
999 * 23 98 0x38
1000 * 24 110 0x37
1001 * 25 104 0x37
1002 * 26 98 0x37
1003 * 27 110 0x36
1004 * 28 104 0x36
1005 * 29 98 0x36
1006 * 30 110 0x35
1007 * 31 104 0x35
1008 * 32 98 0x35
1009 * 33 110 0x34
1010 * 34 104 0x34
1011 * 35 98 0x34
1012 * 36 110 0x33
1013 * 37 104 0x33
1014 * 38 98 0x33
1015 * 39 110 0x32
1016 * 40 104 0x32
1017 * 41 98 0x32
1018 * 42 110 0x31
1019 * 43 104 0x31
1020 * 44 98 0x31
1021 * 45 110 0x30
1022 * 46 104 0x30
1023 * 47 98 0x30
1024 * 48 110 0x6
1025 * 49 104 0x6
1026 * 50 98 0x6
1027 * 51 110 0x5
1028 * 52 104 0x5
1029 * 53 98 0x5
1030 * 54 110 0x4
1031 * 55 104 0x4
1032 * 56 98 0x4
1033 * 57 110 0x3
1034 * 58 104 0x3
1035 * 59 98 0x3
1036 * 60 110 0x2
1037 * 61 104 0x2
1038 * 62 98 0x2
1039 * 63 110 0x1
1040 * 64 104 0x1
1041 * 65 98 0x1
1042 * 66 110 0x0
1043 * 67 104 0x0
1044 * 68 98 0x0
1045 * 69 97 0
1046 * 70 96 0
1047 * 71 95 0
1048 * 72 94 0
1049 * 73 93 0
1050 * 74 92 0
1051 * 75 91 0
1052 * 76 90 0
1053 * 77 89 0
1054 * 78 88 0
1055 * 79 87 0
1056 * 80 86 0
1057 * 81 85 0
1058 * 82 84 0
1059 * 83 83 0
1060 * 84 82 0
1061 * 85 81 0
1062 * 86 80 0
1063 * 87 79 0
1064 * 88 78 0
1065 * 89 77 0
1066 * 90 76 0
1067 * 91 75 0
1068 * 92 74 0
1069 * 93 73 0
1070 * 94 72 0
1071 * 95 71 0
1072 * 96 70 0
1073 * 97 69 0
1074 * 98 68 0
1078 * 5 GHz gain table
1080 * Index Dsp gain Radio gain
1081 * -9 123 0x3F (highest gain)
1082 * -8 117 0x3F
1083 * -7 110 0x3F
1084 * -6 104 0x3F
1085 * -5 98 0x3F
1086 * -4 110 0x3E
1087 * -3 104 0x3E
1088 * -2 98 0x3E
1089 * -1 110 0x3D
1090 * 0 104 0x3D
1091 * 1 98 0x3D
1092 * 2 110 0x3C
1093 * 3 104 0x3C
1094 * 4 98 0x3C
1095 * 5 110 0x3B
1096 * 6 104 0x3B
1097 * 7 98 0x3B
1098 * 8 110 0x3A
1099 * 9 104 0x3A
1100 * 10 98 0x3A
1101 * 11 110 0x39
1102 * 12 104 0x39
1103 * 13 98 0x39
1104 * 14 110 0x38
1105 * 15 104 0x38
1106 * 16 98 0x38
1107 * 17 110 0x37
1108 * 18 104 0x37
1109 * 19 98 0x37
1110 * 20 110 0x36
1111 * 21 104 0x36
1112 * 22 98 0x36
1113 * 23 110 0x35
1114 * 24 104 0x35
1115 * 25 98 0x35
1116 * 26 110 0x34
1117 * 27 104 0x34
1118 * 28 98 0x34
1119 * 29 110 0x33
1120 * 30 104 0x33
1121 * 31 98 0x33
1122 * 32 110 0x32
1123 * 33 104 0x32
1124 * 34 98 0x32
1125 * 35 110 0x31
1126 * 36 104 0x31
1127 * 37 98 0x31
1128 * 38 110 0x30
1129 * 39 104 0x30
1130 * 40 98 0x30
1131 * 41 110 0x25
1132 * 42 104 0x25
1133 * 43 98 0x25
1134 * 44 110 0x24
1135 * 45 104 0x24
1136 * 46 98 0x24
1137 * 47 110 0x23
1138 * 48 104 0x23
1139 * 49 98 0x23
1140 * 50 110 0x22
1141 * 51 104 0x18
1142 * 52 98 0x18
1143 * 53 110 0x17
1144 * 54 104 0x17
1145 * 55 98 0x17
1146 * 56 110 0x16
1147 * 57 104 0x16
1148 * 58 98 0x16
1149 * 59 110 0x15
1150 * 60 104 0x15
1151 * 61 98 0x15
1152 * 62 110 0x14
1153 * 63 104 0x14
1154 * 64 98 0x14
1155 * 65 110 0x13
1156 * 66 104 0x13
1157 * 67 98 0x13
1158 * 68 110 0x12
1159 * 69 104 0x08
1160 * 70 98 0x08
1161 * 71 110 0x07
1162 * 72 104 0x07
1163 * 73 98 0x07
1164 * 74 110 0x06
1165 * 75 104 0x06
1166 * 76 98 0x06
1167 * 77 110 0x05
1168 * 78 104 0x05
1169 * 79 98 0x05
1170 * 80 110 0x04
1171 * 81 104 0x04
1172 * 82 98 0x04
1173 * 83 110 0x03
1174 * 84 104 0x03
1175 * 85 98 0x03
1176 * 86 110 0x02
1177 * 87 104 0x02
1178 * 88 98 0x02
1179 * 89 110 0x01
1180 * 90 104 0x01
1181 * 91 98 0x01
1182 * 92 110 0x00
1183 * 93 104 0x00
1184 * 94 98 0x00
1185 * 95 93 0x00
1186 * 96 88 0x00
1187 * 97 83 0x00
1188 * 98 78 0x00
1193 * Sanity checks and default values for EEPROM regulatory levels.
1194 * If EEPROM values fall outside MIN/MAX range, use default values.
1196 * Regulatory limits refer to the maximum average txpower allowed by
1197 * regulatory agencies in the geographies in which the device is meant
1198 * to be operated. These limits are SKU-specific (i.e. geography-specific),
1199 * and channel-specific; each channel has an individual regulatory limit
1200 * listed in the EEPROM.
1202 * Units are in half-dBm (i.e. "34" means 17 dBm).
1204 #define IWL_TX_POWER_DEFAULT_REGULATORY_24 (34)
1205 #define IWL_TX_POWER_DEFAULT_REGULATORY_52 (34)
1206 #define IWL_TX_POWER_REGULATORY_MIN (0)
1207 #define IWL_TX_POWER_REGULATORY_MAX (34)
1210 * Sanity checks and default values for EEPROM saturation levels.
1211 * If EEPROM values fall outside MIN/MAX range, use default values.
1213 * Saturation is the highest level that the output power amplifier can produce
1214 * without significant clipping distortion. This is a "peak" power level.
1215 * Different types of modulation (i.e. various "rates", and OFDM vs. CCK)
1216 * require differing amounts of backoff, relative to their average power output,
1217 * in order to avoid clipping distortion.
1219 * Driver must make sure that it is violating neither the saturation limit,
1220 * nor the regulatory limit, when calculating Tx power settings for various
1221 * rates.
1223 * Units are in half-dBm (i.e. "38" means 19 dBm).
1225 #define IWL_TX_POWER_DEFAULT_SATURATION_24 (38)
1226 #define IWL_TX_POWER_DEFAULT_SATURATION_52 (38)
1227 #define IWL_TX_POWER_SATURATION_MIN (20)
1228 #define IWL_TX_POWER_SATURATION_MAX (50)
1231 * Channel groups used for Tx Attenuation calibration (MIMO tx channel balance)
1232 * and thermal Txpower calibration.
1234 * When calculating txpower, driver must compensate for current device
1235 * temperature; higher temperature requires higher gain. Driver must calculate
1236 * current temperature (see "4965 temperature calculation"), then compare vs.
1237 * factory calibration temperature in EEPROM; if current temperature is higher
1238 * than factory temperature, driver must *increase* gain by proportions shown
1239 * in table below. If current temperature is lower than factory, driver must
1240 * *decrease* gain.
1242 * Different frequency ranges require different compensation, as shown below.
1244 /* Group 0, 5.2 GHz ch 34-43: 4.5 degrees per 1/2 dB. */
1245 #define CALIB_IWL_TX_ATTEN_GR1_FCH 34
1246 #define CALIB_IWL_TX_ATTEN_GR1_LCH 43
1248 /* Group 1, 5.3 GHz ch 44-70: 4.0 degrees per 1/2 dB. */
1249 #define CALIB_IWL_TX_ATTEN_GR2_FCH 44
1250 #define CALIB_IWL_TX_ATTEN_GR2_LCH 70
1252 /* Group 2, 5.5 GHz ch 71-124: 4.0 degrees per 1/2 dB. */
1253 #define CALIB_IWL_TX_ATTEN_GR3_FCH 71
1254 #define CALIB_IWL_TX_ATTEN_GR3_LCH 124
1256 /* Group 3, 5.7 GHz ch 125-200: 4.0 degrees per 1/2 dB. */
1257 #define CALIB_IWL_TX_ATTEN_GR4_FCH 125
1258 #define CALIB_IWL_TX_ATTEN_GR4_LCH 200
1260 /* Group 4, 2.4 GHz all channels: 3.5 degrees per 1/2 dB. */
1261 #define CALIB_IWL_TX_ATTEN_GR5_FCH 1
1262 #define CALIB_IWL_TX_ATTEN_GR5_LCH 20
1264 enum {
1265 CALIB_CH_GROUP_1 = 0,
1266 CALIB_CH_GROUP_2 = 1,
1267 CALIB_CH_GROUP_3 = 2,
1268 CALIB_CH_GROUP_4 = 3,
1269 CALIB_CH_GROUP_5 = 4,
1270 CALIB_CH_GROUP_MAX
1273 /********************* END TXPOWER *****************************************/
1275 /****************************/
1276 /* Flow Handler Definitions */
1277 /****************************/
1280 * This I/O area is directly read/writable by driver (e.g. Linux uses writel())
1281 * Addresses are offsets from device's PCI hardware base address.
1283 #define FH_MEM_LOWER_BOUND (0x1000)
1284 #define FH_MEM_UPPER_BOUND (0x1EF0)
1287 * Keep-Warm (KW) buffer base address.
1289 * Driver must allocate a 4KByte buffer that is used by 4965 for keeping the
1290 * host DRAM powered on (via dummy accesses to DRAM) to maintain low-latency
1291 * DRAM access when 4965 is Txing or Rxing. The dummy accesses prevent host
1292 * from going into a power-savings mode that would cause higher DRAM latency,
1293 * and possible data over/under-runs, before all Tx/Rx is complete.
1295 * Driver loads IWL_FH_KW_MEM_ADDR_REG with the physical address (bits 35:4)
1296 * of the buffer, which must be 4K aligned. Once this is set up, the 4965
1297 * automatically invokes keep-warm accesses when normal accesses might not
1298 * be sufficient to maintain fast DRAM response.
1300 * Bit fields:
1301 * 31-0: Keep-warm buffer physical base address [35:4], must be 4K aligned
1303 #define IWL_FH_KW_MEM_ADDR_REG (FH_MEM_LOWER_BOUND + 0x97C)
1307 * TFD Circular Buffers Base (CBBC) addresses
1309 * 4965 has 16 base pointer registers, one for each of 16 host-DRAM-resident
1310 * circular buffers (CBs/queues) containing Transmit Frame Descriptors (TFDs)
1311 * (see struct iwl_tfd_frame). These 16 pointer registers are offset by 0x04
1312 * bytes from one another. Each TFD circular buffer in DRAM must be 256-byte
1313 * aligned (address bits 0-7 must be 0).
1315 * Bit fields in each pointer register:
1316 * 27-0: TFD CB physical base address [35:8], must be 256-byte aligned
1318 #define FH_MEM_CBBC_LOWER_BOUND (FH_MEM_LOWER_BOUND + 0x9D0)
1319 #define FH_MEM_CBBC_UPPER_BOUND (FH_MEM_LOWER_BOUND + 0xA10)
1321 /* Find TFD CB base pointer for given queue (range 0-15). */
1322 #define FH_MEM_CBBC_QUEUE(x) (FH_MEM_CBBC_LOWER_BOUND + (x) * 0x4)
1326 * Rx SRAM Control and Status Registers (RSCSR)
1328 * These registers provide handshake between driver and 4965 for the Rx queue
1329 * (this queue handles *all* command responses, notifications, Rx data, etc.
1330 * sent from 4965 uCode to host driver). Unlike Tx, there is only one Rx
1331 * queue, and only one Rx DMA/FIFO channel. Also unlike Tx, which can
1332 * concatenate up to 20 DRAM buffers to form a Tx frame, each Receive Buffer
1333 * Descriptor (RBD) points to only one Rx Buffer (RB); there is a 1:1
1334 * mapping between RBDs and RBs.
1336 * Driver must allocate host DRAM memory for the following, and set the
1337 * physical address of each into 4965 registers:
1339 * 1) Receive Buffer Descriptor (RBD) circular buffer (CB), typically with 256
1340 * entries (although any power of 2, up to 4096, is selectable by driver).
1341 * Each entry (1 dword) points to a receive buffer (RB) of consistent size
1342 * (typically 4K, although 8K or 16K are also selectable by driver).
1343 * Driver sets up RB size and number of RBDs in the CB via Rx config
1344 * register FH_MEM_RCSR_CHNL0_CONFIG_REG.
1346 * Bit fields within one RBD:
1347 * 27-0: Receive Buffer physical address bits [35:8], 256-byte aligned
1349 * Driver sets physical address [35:8] of base of RBD circular buffer
1350 * into FH_RSCSR_CHNL0_RBDCB_BASE_REG [27:0].
1352 * 2) Rx status buffer, 8 bytes, in which 4965 indicates which Rx Buffers
1353 * (RBs) have been filled, via a "write pointer", actually the index of
1354 * the RB's corresponding RBD within the circular buffer. Driver sets
1355 * physical address [35:4] into FH_RSCSR_CHNL0_STTS_WPTR_REG [31:0].
1357 * Bit fields in lower dword of Rx status buffer (upper dword not used
1358 * by driver; see struct iwl4965_shared, val0):
1359 * 31-12: Not used by driver
1360 * 11- 0: Index of last filled Rx buffer descriptor
1361 * (4965 writes, driver reads this value)
1363 * As the driver prepares Receive Buffers (RBs) for 4965 to fill, driver must
1364 * enter pointers to these RBs into contiguous RBD circular buffer entries,
1365 * and update the 4965's "write" index register, FH_RSCSR_CHNL0_RBDCB_WPTR_REG.
1367 * This "write" index corresponds to the *next* RBD that the driver will make
1368 * available, i.e. one RBD past the tail of the ready-to-fill RBDs within
1369 * the circular buffer. This value should initially be 0 (before preparing any
1370 * RBs), should be 8 after preparing the first 8 RBs (for example), and must
1371 * wrap back to 0 at the end of the circular buffer (but don't wrap before
1372 * "read" index has advanced past 1! See below).
1373 * NOTE: 4965 EXPECTS THE WRITE INDEX TO BE INCREMENTED IN MULTIPLES OF 8.
1375 * As the 4965 fills RBs (referenced from contiguous RBDs within the circular
1376 * buffer), it updates the Rx status buffer in host DRAM, 2) described above,
1377 * to tell the driver the index of the latest filled RBD. The driver must
1378 * read this "read" index from DRAM after receiving an Rx interrupt from 4965.
1380 * The driver must also internally keep track of a third index, which is the
1381 * next RBD to process. When receiving an Rx interrupt, driver should process
1382 * all filled but unprocessed RBs up to, but not including, the RB
1383 * corresponding to the "read" index. For example, if "read" index becomes "1",
1384 * driver may process the RB pointed to by RBD 0. Depending on volume of
1385 * traffic, there may be many RBs to process.
1387 * If read index == write index, 4965 thinks there is no room to put new data.
1388 * Due to this, the maximum number of filled RBs is 255, instead of 256. To
1389 * be safe, make sure that there is a gap of at least 2 RBDs between "write"
1390 * and "read" indexes; that is, make sure that there are no more than 254
1391 * buffers waiting to be filled.
1393 #define FH_MEM_RSCSR_LOWER_BOUND (FH_MEM_LOWER_BOUND + 0xBC0)
1394 #define FH_MEM_RSCSR_UPPER_BOUND (FH_MEM_LOWER_BOUND + 0xC00)
1395 #define FH_MEM_RSCSR_CHNL0 (FH_MEM_RSCSR_LOWER_BOUND)
1398 * Physical base address of 8-byte Rx Status buffer.
1399 * Bit fields:
1400 * 31-0: Rx status buffer physical base address [35:4], must 16-byte aligned.
1402 #define FH_RSCSR_CHNL0_STTS_WPTR_REG (FH_MEM_RSCSR_CHNL0)
1405 * Physical base address of Rx Buffer Descriptor Circular Buffer.
1406 * Bit fields:
1407 * 27-0: RBD CD physical base address [35:8], must be 256-byte aligned.
1409 #define FH_RSCSR_CHNL0_RBDCB_BASE_REG (FH_MEM_RSCSR_CHNL0 + 0x004)
1412 * Rx write pointer (index, really!).
1413 * Bit fields:
1414 * 11-0: Index of driver's most recent prepared-to-be-filled RBD, + 1.
1415 * NOTE: For 256-entry circular buffer, use only bits [7:0].
1417 #define FH_RSCSR_CHNL0_RBDCB_WPTR_REG (FH_MEM_RSCSR_CHNL0 + 0x008)
1418 #define FH_RSCSR_CHNL0_WPTR (FH_RSCSR_CHNL0_RBDCB_WPTR_REG)
1422 * Rx Config/Status Registers (RCSR)
1423 * Rx Config Reg for channel 0 (only channel used)
1425 * Driver must initialize FH_MEM_RCSR_CHNL0_CONFIG_REG as follows for
1426 * normal operation (see bit fields).
1428 * Clearing FH_MEM_RCSR_CHNL0_CONFIG_REG to 0 turns off Rx DMA.
1429 * Driver should poll FH_MEM_RSSR_RX_STATUS_REG for
1430 * FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE (bit 24) before continuing.
1432 * Bit fields:
1433 * 31-30: Rx DMA channel enable: '00' off/pause, '01' pause at end of frame,
1434 * '10' operate normally
1435 * 29-24: reserved
1436 * 23-20: # RBDs in circular buffer = 2^value; use "8" for 256 RBDs (normal),
1437 * min "5" for 32 RBDs, max "12" for 4096 RBDs.
1438 * 19-18: reserved
1439 * 17-16: size of each receive buffer; '00' 4K (normal), '01' 8K,
1440 * '10' 12K, '11' 16K.
1441 * 15-14: reserved
1442 * 13-12: IRQ destination; '00' none, '01' host driver (normal operation)
1443 * 11- 4: timeout for closing Rx buffer and interrupting host (units 32 usec)
1444 * typical value 0x10 (about 1/2 msec)
1445 * 3- 0: reserved
1447 #define FH_MEM_RCSR_LOWER_BOUND (FH_MEM_LOWER_BOUND + 0xC00)
1448 #define FH_MEM_RCSR_UPPER_BOUND (FH_MEM_LOWER_BOUND + 0xCC0)
1449 #define FH_MEM_RCSR_CHNL0 (FH_MEM_RCSR_LOWER_BOUND)
1451 #define FH_MEM_RCSR_CHNL0_CONFIG_REG (FH_MEM_RCSR_CHNL0)
1453 #define FH_RCSR_CHNL0_RX_CONFIG_RB_TIMEOUT_MASK (0x00000FF0) /* bit 4-11 */
1454 #define FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_MASK (0x00001000) /* bit 12 */
1455 #define FH_RCSR_CHNL0_RX_CONFIG_SINGLE_FRAME_MASK (0x00008000) /* bit 15 */
1456 #define FH_RCSR_CHNL0_RX_CONFIG_RB_SIZE_MASK (0x00030000) /* bits 16-17 */
1457 #define FH_RCSR_CHNL0_RX_CONFIG_RBDBC_SIZE_MASK (0x00F00000) /* bits 20-23 */
1458 #define FH_RCSR_CHNL0_RX_CONFIG_DMA_CHNL_EN_MASK (0xC0000000) /* bits 30-31 */
1460 #define FH_RCSR_RX_CONFIG_RBDCB_SIZE_BITSHIFT (20)
1461 #define FH_RCSR_RX_CONFIG_REG_IRQ_RBTH_BITSHIFT (4)
1462 #define RX_RB_TIMEOUT (0x10)
1464 #define FH_RCSR_RX_CONFIG_CHNL_EN_PAUSE_VAL (0x00000000)
1465 #define FH_RCSR_RX_CONFIG_CHNL_EN_PAUSE_EOF_VAL (0x40000000)
1466 #define FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL (0x80000000)
1468 #define FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K (0x00000000)
1469 #define FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K (0x00010000)
1470 #define FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_12K (0x00020000)
1471 #define FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_16K (0x00030000)
1473 #define FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_NO_INT_VAL (0x00000000)
1474 #define FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL (0x00001000)
1478 * Rx Shared Status Registers (RSSR)
1480 * After stopping Rx DMA channel (writing 0 to FH_MEM_RCSR_CHNL0_CONFIG_REG),
1481 * driver must poll FH_MEM_RSSR_RX_STATUS_REG until Rx channel is idle.
1483 * Bit fields:
1484 * 24: 1 = Channel 0 is idle
1486 * FH_MEM_RSSR_SHARED_CTRL_REG and FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV contain
1487 * default values that should not be altered by the driver.
1489 #define FH_MEM_RSSR_LOWER_BOUND (FH_MEM_LOWER_BOUND + 0xC40)
1490 #define FH_MEM_RSSR_UPPER_BOUND (FH_MEM_LOWER_BOUND + 0xD00)
1492 #define FH_MEM_RSSR_SHARED_CTRL_REG (FH_MEM_RSSR_LOWER_BOUND)
1493 #define FH_MEM_RSSR_RX_STATUS_REG (FH_MEM_RSSR_LOWER_BOUND + 0x004)
1494 #define FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV (FH_MEM_RSSR_LOWER_BOUND + 0x008)
1496 #define FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE (0x01000000)
1500 * Transmit DMA Channel Control/Status Registers (TCSR)
1502 * 4965 has one configuration register for each of 8 Tx DMA/FIFO channels
1503 * supported in hardware (don't confuse these with the 16 Tx queues in DRAM,
1504 * which feed the DMA/FIFO channels); config regs are separated by 0x20 bytes.
1506 * To use a Tx DMA channel, driver must initialize its
1507 * IWL_FH_TCSR_CHNL_TX_CONFIG_REG(chnl) with:
1509 * IWL_FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
1510 * IWL_FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE_VAL
1512 * All other bits should be 0.
1514 * Bit fields:
1515 * 31-30: Tx DMA channel enable: '00' off/pause, '01' pause at end of frame,
1516 * '10' operate normally
1517 * 29- 4: Reserved, set to "0"
1518 * 3: Enable internal DMA requests (1, normal operation), disable (0)
1519 * 2- 0: Reserved, set to "0"
1521 #define IWL_FH_TCSR_LOWER_BOUND (FH_MEM_LOWER_BOUND + 0xD00)
1522 #define IWL_FH_TCSR_UPPER_BOUND (FH_MEM_LOWER_BOUND + 0xE60)
1524 /* Find Control/Status reg for given Tx DMA/FIFO channel */
1525 #define IWL_FH_TCSR_CHNL_TX_CONFIG_REG(_chnl) \
1526 (IWL_FH_TCSR_LOWER_BOUND + 0x20 * _chnl)
1528 #define IWL_FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE_VAL (0x00000000)
1529 #define IWL_FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE_VAL (0x00000008)
1531 #define IWL_FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE (0x00000000)
1532 #define IWL_FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE_EOF (0x40000000)
1533 #define IWL_FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE (0x80000000)
1536 * Tx Shared Status Registers (TSSR)
1538 * After stopping Tx DMA channel (writing 0 to
1539 * IWL_FH_TCSR_CHNL_TX_CONFIG_REG(chnl)), driver must poll
1540 * IWL_FH_TSSR_TX_STATUS_REG until selected Tx channel is idle
1541 * (channel's buffers empty | no pending requests).
1543 * Bit fields:
1544 * 31-24: 1 = Channel buffers empty (channel 7:0)
1545 * 23-16: 1 = No pending requests (channel 7:0)
1547 #define IWL_FH_TSSR_LOWER_BOUND (FH_MEM_LOWER_BOUND + 0xEA0)
1548 #define IWL_FH_TSSR_UPPER_BOUND (FH_MEM_LOWER_BOUND + 0xEC0)
1550 #define IWL_FH_TSSR_TX_STATUS_REG (IWL_FH_TSSR_LOWER_BOUND + 0x010)
1552 #define IWL_FH_TSSR_TX_STATUS_REG_BIT_BUFS_EMPTY(_chnl) \
1553 ((1 << (_chnl)) << 24)
1554 #define IWL_FH_TSSR_TX_STATUS_REG_BIT_NO_PEND_REQ(_chnl) \
1555 ((1 << (_chnl)) << 16)
1557 #define IWL_FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(_chnl) \
1558 (IWL_FH_TSSR_TX_STATUS_REG_BIT_BUFS_EMPTY(_chnl) | \
1559 IWL_FH_TSSR_TX_STATUS_REG_BIT_NO_PEND_REQ(_chnl))
1562 /********************* START TX SCHEDULER *************************************/
1565 * 4965 Tx Scheduler
1567 * The Tx Scheduler selects the next frame to be transmitted, chosing TFDs
1568 * (Transmit Frame Descriptors) from up to 16 circular Tx queues resident in
1569 * host DRAM. It steers each frame's Tx command (which contains the frame
1570 * data) into one of up to 7 prioritized Tx DMA FIFO channels within the
1571 * device. A queue maps to only one (selectable by driver) Tx DMA channel,
1572 * but one DMA channel may take input from several queues.
1574 * Tx DMA channels have dedicated purposes. For 4965, they are used as follows:
1576 * 0 -- EDCA BK (background) frames, lowest priority
1577 * 1 -- EDCA BE (best effort) frames, normal priority
1578 * 2 -- EDCA VI (video) frames, higher priority
1579 * 3 -- EDCA VO (voice) and management frames, highest priority
1580 * 4 -- Commands (e.g. RXON, etc.)
1581 * 5 -- HCCA short frames
1582 * 6 -- HCCA long frames
1583 * 7 -- not used by driver (device-internal only)
1585 * Driver should normally map queues 0-6 to Tx DMA/FIFO channels 0-6.
1586 * In addition, driver can map queues 7-15 to Tx DMA/FIFO channels 0-3 to
1587 * support 11n aggregation via EDCA DMA channels.
1589 * The driver sets up each queue to work in one of two modes:
1591 * 1) Scheduler-Ack, in which the scheduler automatically supports a
1592 * block-ack (BA) window of up to 64 TFDs. In this mode, each queue
1593 * contains TFDs for a unique combination of Recipient Address (RA)
1594 * and Traffic Identifier (TID), that is, traffic of a given
1595 * Quality-Of-Service (QOS) priority, destined for a single station.
1597 * In scheduler-ack mode, the scheduler keeps track of the Tx status of
1598 * each frame within the BA window, including whether it's been transmitted,
1599 * and whether it's been acknowledged by the receiving station. The device
1600 * automatically processes block-acks received from the receiving STA,
1601 * and reschedules un-acked frames to be retransmitted (successful
1602 * Tx completion may end up being out-of-order).
1604 * The driver must maintain the queue's Byte Count table in host DRAM
1605 * (struct iwl4965_sched_queue_byte_cnt_tbl) for this mode.
1606 * This mode does not support fragmentation.
1608 * 2) FIFO (a.k.a. non-Scheduler-ACK), in which each TFD is processed in order.
1609 * The device may automatically retry Tx, but will retry only one frame
1610 * at a time, until receiving ACK from receiving station, or reaching
1611 * retry limit and giving up.
1613 * The command queue (#4) must use this mode!
1614 * This mode does not require use of the Byte Count table in host DRAM.
1616 * Driver controls scheduler operation via 3 means:
1617 * 1) Scheduler registers
1618 * 2) Shared scheduler data base in internal 4956 SRAM
1619 * 3) Shared data in host DRAM
1621 * Initialization:
1623 * When loading, driver should allocate memory for:
1624 * 1) 16 TFD circular buffers, each with space for (typically) 256 TFDs.
1625 * 2) 16 Byte Count circular buffers in 16 KBytes contiguous memory
1626 * (1024 bytes for each queue).
1628 * After receiving "Alive" response from uCode, driver must initialize
1629 * the scheduler (especially for queue #4, the command queue, otherwise
1630 * the driver can't issue commands!):
1634 * Max Tx window size is the max number of contiguous TFDs that the scheduler
1635 * can keep track of at one time when creating block-ack chains of frames.
1636 * Note that "64" matches the number of ack bits in a block-ack packet.
1637 * Driver should use SCD_WIN_SIZE and SCD_FRAME_LIMIT values to initialize
1638 * SCD_CONTEXT_QUEUE_OFFSET(x) values.
1640 #define SCD_WIN_SIZE 64
1641 #define SCD_FRAME_LIMIT 64
1643 /* SCD registers are internal, must be accessed via HBUS_TARG_PRPH regs */
1644 #define SCD_START_OFFSET 0xa02c00
1647 * 4965 tells driver SRAM address for internal scheduler structs via this reg.
1648 * Value is valid only after "Alive" response from uCode.
1650 #define SCD_SRAM_BASE_ADDR (SCD_START_OFFSET + 0x0)
1653 * Driver may need to update queue-empty bits after changing queue's
1654 * write and read pointers (indexes) during (re-)initialization (i.e. when
1655 * scheduler is not tracking what's happening).
1656 * Bit fields:
1657 * 31-16: Write mask -- 1: update empty bit, 0: don't change empty bit
1658 * 15-00: Empty state, one for each queue -- 1: empty, 0: non-empty
1659 * NOTE: This register is not used by Linux driver.
1661 #define SCD_EMPTY_BITS (SCD_START_OFFSET + 0x4)
1664 * Physical base address of array of byte count (BC) circular buffers (CBs).
1665 * Each Tx queue has a BC CB in host DRAM to support Scheduler-ACK mode.
1666 * This register points to BC CB for queue 0, must be on 1024-byte boundary.
1667 * Others are spaced by 1024 bytes.
1668 * Each BC CB is 2 bytes * (256 + 64) = 740 bytes, followed by 384 bytes pad.
1669 * (Index into a queue's BC CB) = (index into queue's TFD CB) = (SSN & 0xff).
1670 * Bit fields:
1671 * 25-00: Byte Count CB physical address [35:10], must be 1024-byte aligned.
1673 #define SCD_DRAM_BASE_ADDR (SCD_START_OFFSET + 0x10)
1676 * Enables any/all Tx DMA/FIFO channels.
1677 * Scheduler generates requests for only the active channels.
1678 * Set this to 0xff to enable all 8 channels (normal usage).
1679 * Bit fields:
1680 * 7- 0: Enable (1), disable (0), one bit for each channel 0-7
1682 #define SCD_TXFACT (SCD_START_OFFSET + 0x1c)
1684 /* Mask to enable contiguous Tx DMA/FIFO channels between "lo" and "hi". */
1685 #define SCD_TXFACT_REG_TXFIFO_MASK(lo, hi) \
1686 ((1 << (hi)) | ((1 << (hi)) - (1 << (lo))))
1689 * Queue (x) Write Pointers (indexes, really!), one for each Tx queue.
1690 * Initialized and updated by driver as new TFDs are added to queue.
1691 * NOTE: If using Block Ack, index must correspond to frame's
1692 * Start Sequence Number; index = (SSN & 0xff)
1693 * NOTE: Alternative to HBUS_TARG_WRPTR, which is what Linux driver uses?
1695 #define SCD_QUEUE_WRPTR(x) (SCD_START_OFFSET + 0x24 + (x) * 4)
1698 * Queue (x) Read Pointers (indexes, really!), one for each Tx queue.
1699 * For FIFO mode, index indicates next frame to transmit.
1700 * For Scheduler-ACK mode, index indicates first frame in Tx window.
1701 * Initialized by driver, updated by scheduler.
1703 #define SCD_QUEUE_RDPTR(x) (SCD_START_OFFSET + 0x64 + (x) * 4)
1706 * Select which queues work in chain mode (1) vs. not (0).
1707 * Use chain mode to build chains of aggregated frames.
1708 * Bit fields:
1709 * 31-16: Reserved
1710 * 15-00: Mode, one bit for each queue -- 1: Chain mode, 0: one-at-a-time
1711 * NOTE: If driver sets up queue for chain mode, it should be also set up
1712 * Scheduler-ACK mode as well, via SCD_QUEUE_STATUS_BITS(x).
1714 #define SCD_QUEUECHAIN_SEL (SCD_START_OFFSET + 0xd0)
1717 * Select which queues interrupt driver when scheduler increments
1718 * a queue's read pointer (index).
1719 * Bit fields:
1720 * 31-16: Reserved
1721 * 15-00: Interrupt enable, one bit for each queue -- 1: enabled, 0: disabled
1722 * NOTE: This functionality is apparently a no-op; driver relies on interrupts
1723 * from Rx queue to read Tx command responses and update Tx queues.
1725 #define SCD_INTERRUPT_MASK (SCD_START_OFFSET + 0xe4)
1728 * Queue search status registers. One for each queue.
1729 * Sets up queue mode and assigns queue to Tx DMA channel.
1730 * Bit fields:
1731 * 19-10: Write mask/enable bits for bits 0-9
1732 * 9: Driver should init to "0"
1733 * 8: Scheduler-ACK mode (1), non-Scheduler-ACK (i.e. FIFO) mode (0).
1734 * Driver should init to "1" for aggregation mode, or "0" otherwise.
1735 * 7-6: Driver should init to "0"
1736 * 5: Window Size Left; indicates whether scheduler can request
1737 * another TFD, based on window size, etc. Driver should init
1738 * this bit to "1" for aggregation mode, or "0" for non-agg.
1739 * 4-1: Tx FIFO to use (range 0-7).
1740 * 0: Queue is active (1), not active (0).
1741 * Other bits should be written as "0"
1743 * NOTE: If enabling Scheduler-ACK mode, chain mode should also be enabled
1744 * via SCD_QUEUECHAIN_SEL.
1746 #define SCD_QUEUE_STATUS_BITS(x) (SCD_START_OFFSET + 0x104 + (x) * 4)
1748 /* Bit field positions */
1749 #define SCD_QUEUE_STTS_REG_POS_ACTIVE (0)
1750 #define SCD_QUEUE_STTS_REG_POS_TXF (1)
1751 #define SCD_QUEUE_STTS_REG_POS_WSL (5)
1752 #define SCD_QUEUE_STTS_REG_POS_SCD_ACK (8)
1754 /* Write masks */
1755 #define SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN (10)
1756 #define SCD_QUEUE_STTS_REG_MSK (0x0007FC00)
1759 * 4965 internal SRAM structures for scheduler, shared with driver ...
1761 * Driver should clear and initialize the following areas after receiving
1762 * "Alive" response from 4965 uCode, i.e. after initial
1763 * uCode load, or after a uCode load done for error recovery:
1765 * SCD_CONTEXT_DATA_OFFSET (size 128 bytes)
1766 * SCD_TX_STTS_BITMAP_OFFSET (size 256 bytes)
1767 * SCD_TRANSLATE_TBL_OFFSET (size 32 bytes)
1769 * Driver accesses SRAM via HBUS_TARG_MEM_* registers.
1770 * Driver reads base address of this scheduler area from SCD_SRAM_BASE_ADDR.
1771 * All OFFSET values must be added to this base address.
1775 * Queue context. One 8-byte entry for each of 16 queues.
1777 * Driver should clear this entire area (size 0x80) to 0 after receiving
1778 * "Alive" notification from uCode. Additionally, driver should init
1779 * each queue's entry as follows:
1781 * LS Dword bit fields:
1782 * 0-06: Max Tx window size for Scheduler-ACK. Driver should init to 64.
1784 * MS Dword bit fields:
1785 * 16-22: Frame limit. Driver should init to 10 (0xa).
1787 * Driver should init all other bits to 0.
1789 * Init must be done after driver receives "Alive" response from 4965 uCode,
1790 * and when setting up queue for aggregation.
1792 #define SCD_CONTEXT_DATA_OFFSET 0x380
1793 #define SCD_CONTEXT_QUEUE_OFFSET(x) (SCD_CONTEXT_DATA_OFFSET + ((x) * 8))
1795 #define SCD_QUEUE_CTX_REG1_WIN_SIZE_POS (0)
1796 #define SCD_QUEUE_CTX_REG1_WIN_SIZE_MSK (0x0000007F)
1797 #define SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS (16)
1798 #define SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK (0x007F0000)
1801 * Tx Status Bitmap
1803 * Driver should clear this entire area (size 0x100) to 0 after receiving
1804 * "Alive" notification from uCode. Area is used only by device itself;
1805 * no other support (besides clearing) is required from driver.
1807 #define SCD_TX_STTS_BITMAP_OFFSET 0x400
1810 * RAxTID to queue translation mapping.
1812 * When queue is in Scheduler-ACK mode, frames placed in a that queue must be
1813 * for only one combination of receiver address (RA) and traffic ID (TID), i.e.
1814 * one QOS priority level destined for one station (for this wireless link,
1815 * not final destination). The SCD_TRANSLATE_TABLE area provides 16 16-bit
1816 * mappings, one for each of the 16 queues. If queue is not in Scheduler-ACK
1817 * mode, the device ignores the mapping value.
1819 * Bit fields, for each 16-bit map:
1820 * 15-9: Reserved, set to 0
1821 * 8-4: Index into device's station table for recipient station
1822 * 3-0: Traffic ID (tid), range 0-15
1824 * Driver should clear this entire area (size 32 bytes) to 0 after receiving
1825 * "Alive" notification from uCode. To update a 16-bit map value, driver
1826 * must read a dword-aligned value from device SRAM, replace the 16-bit map
1827 * value of interest, and write the dword value back into device SRAM.
1829 #define SCD_TRANSLATE_TBL_OFFSET 0x500
1831 /* Find translation table dword to read/write for given queue */
1832 #define SCD_TRANSLATE_TBL_OFFSET_QUEUE(x) \
1833 ((SCD_TRANSLATE_TBL_OFFSET + ((x) * 2)) & 0xfffffffc)
1835 #define SCD_TXFIFO_POS_TID (0)
1836 #define SCD_TXFIFO_POS_RA (4)
1837 #define SCD_QUEUE_RA_TID_MAP_RATID_MSK (0x01FF)
1839 /*********************** END TX SCHEDULER *************************************/
1841 static inline u8 iwl4965_hw_get_rate(__le32 rate_n_flags)
1843 return le32_to_cpu(rate_n_flags) & 0xFF;
1845 static inline u16 iwl4965_hw_get_rate_n_flags(__le32 rate_n_flags)
1847 return le32_to_cpu(rate_n_flags) & 0xFFFF;
1849 static inline __le32 iwl4965_hw_set_rate_n_flags(u8 rate, u16 flags)
1851 return cpu_to_le32(flags|(u16)rate);
1856 * Tx/Rx Queues
1858 * Most communication between driver and 4965 is via queues of data buffers.
1859 * For example, all commands that the driver issues to device's embedded
1860 * controller (uCode) are via the command queue (one of the Tx queues). All
1861 * uCode command responses/replies/notifications, including Rx frames, are
1862 * conveyed from uCode to driver via the Rx queue.
1864 * Most support for these queues, including handshake support, resides in
1865 * structures in host DRAM, shared between the driver and the device. When
1866 * allocating this memory, the driver must make sure that data written by
1867 * the host CPU updates DRAM immediately (and does not get "stuck" in CPU's
1868 * cache memory), so DRAM and cache are consistent, and the device can
1869 * immediately see changes made by the driver.
1871 * 4965 supports up to 16 DRAM-based Tx queues, and services these queues via
1872 * up to 7 DMA channels (FIFOs). Each Tx queue is supported by a circular array
1873 * in DRAM containing 256 Transmit Frame Descriptors (TFDs).
1875 #define IWL4965_MAX_WIN_SIZE 64
1876 #define IWL4965_QUEUE_SIZE 256
1877 #define IWL4965_NUM_FIFOS 7
1878 #define IWL_MAX_NUM_QUEUES 16
1882 * struct iwl4965_tfd_frame_data
1884 * Describes up to 2 buffers containing (contiguous) portions of a Tx frame.
1885 * Each buffer must be on dword boundary.
1886 * Up to 10 iwl_tfd_frame_data structures, describing up to 20 buffers,
1887 * may be filled within a TFD (iwl_tfd_frame).
1889 * Bit fields in tb1_addr:
1890 * 31- 0: Tx buffer 1 address bits [31:0]
1892 * Bit fields in val1:
1893 * 31-16: Tx buffer 2 address bits [15:0]
1894 * 15- 4: Tx buffer 1 length (bytes)
1895 * 3- 0: Tx buffer 1 address bits [32:32]
1897 * Bit fields in val2:
1898 * 31-20: Tx buffer 2 length (bytes)
1899 * 19- 0: Tx buffer 2 address bits [35:16]
1901 struct iwl4965_tfd_frame_data {
1902 __le32 tb1_addr;
1904 __le32 val1;
1905 /* __le32 ptb1_32_35:4; */
1906 #define IWL_tb1_addr_hi_POS 0
1907 #define IWL_tb1_addr_hi_LEN 4
1908 #define IWL_tb1_addr_hi_SYM val1
1909 /* __le32 tb_len1:12; */
1910 #define IWL_tb1_len_POS 4
1911 #define IWL_tb1_len_LEN 12
1912 #define IWL_tb1_len_SYM val1
1913 /* __le32 ptb2_0_15:16; */
1914 #define IWL_tb2_addr_lo16_POS 16
1915 #define IWL_tb2_addr_lo16_LEN 16
1916 #define IWL_tb2_addr_lo16_SYM val1
1918 __le32 val2;
1919 /* __le32 ptb2_16_35:20; */
1920 #define IWL_tb2_addr_hi20_POS 0
1921 #define IWL_tb2_addr_hi20_LEN 20
1922 #define IWL_tb2_addr_hi20_SYM val2
1923 /* __le32 tb_len2:12; */
1924 #define IWL_tb2_len_POS 20
1925 #define IWL_tb2_len_LEN 12
1926 #define IWL_tb2_len_SYM val2
1927 } __attribute__ ((packed));
1931 * struct iwl4965_tfd_frame
1933 * Transmit Frame Descriptor (TFD)
1935 * 4965 supports up to 16 Tx queues resident in host DRAM.
1936 * Each Tx queue uses a circular buffer of 256 TFDs stored in host DRAM.
1937 * Both driver and device share these circular buffers, each of which must be
1938 * contiguous 256 TFDs x 128 bytes-per-TFD = 32 KBytes for 4965.
1940 * Driver must indicate the physical address of the base of each
1941 * circular buffer via the 4965's FH_MEM_CBBC_QUEUE registers.
1943 * Each TFD contains pointer/size information for up to 20 data buffers
1944 * in host DRAM. These buffers collectively contain the (one) frame described
1945 * by the TFD. Each buffer must be a single contiguous block of memory within
1946 * itself, but buffers may be scattered in host DRAM. Each buffer has max size
1947 * of (4K - 4). The 4965 concatenates all of a TFD's buffers into a single
1948 * Tx frame, up to 8 KBytes in size.
1950 * Bit fields in the control dword (val0):
1951 * 31-30: # dwords (0-3) of padding required at end of frame for 16-byte bound
1952 * 29: reserved
1953 * 28-24: # Transmit Buffer Descriptors in TFD
1954 * 23- 0: reserved
1956 * A maximum of 255 (not 256!) TFDs may be on a queue waiting for Tx.
1958 struct iwl4965_tfd_frame {
1959 __le32 val0;
1960 /* __le32 rsvd1:24; */
1961 /* __le32 num_tbs:5; */
1962 #define IWL_num_tbs_POS 24
1963 #define IWL_num_tbs_LEN 5
1964 #define IWL_num_tbs_SYM val0
1965 /* __le32 rsvd2:1; */
1966 /* __le32 padding:2; */
1967 struct iwl4965_tfd_frame_data pa[10];
1968 __le32 reserved;
1969 } __attribute__ ((packed));
1973 * struct iwl4965_queue_byte_cnt_entry
1975 * Byte Count Table Entry
1977 * Bit fields:
1978 * 15-12: reserved
1979 * 11- 0: total to-be-transmitted byte count of frame (does not include command)
1981 struct iwl4965_queue_byte_cnt_entry {
1982 __le16 val;
1983 /* __le16 byte_cnt:12; */
1984 #define IWL_byte_cnt_POS 0
1985 #define IWL_byte_cnt_LEN 12
1986 #define IWL_byte_cnt_SYM val
1987 /* __le16 rsvd:4; */
1988 } __attribute__ ((packed));
1992 * struct iwl4965_sched_queue_byte_cnt_tbl
1994 * Byte Count table
1996 * Each Tx queue uses a byte-count table containing 320 entries:
1997 * one 16-bit entry for each of 256 TFDs, plus an additional 64 entries that
1998 * duplicate the first 64 entries (to avoid wrap-around within a Tx window;
1999 * max Tx window is 64 TFDs).
2001 * When driver sets up a new TFD, it must also enter the total byte count
2002 * of the frame to be transmitted into the corresponding entry in the byte
2003 * count table for the chosen Tx queue. If the TFD index is 0-63, the driver
2004 * must duplicate the byte count entry in corresponding index 256-319.
2006 * "dont_care" padding puts each byte count table on a 1024-byte boundary;
2007 * 4965 assumes tables are separated by 1024 bytes.
2009 struct iwl4965_sched_queue_byte_cnt_tbl {
2010 struct iwl4965_queue_byte_cnt_entry tfd_offset[IWL4965_QUEUE_SIZE +
2011 IWL4965_MAX_WIN_SIZE];
2012 u8 dont_care[1024 -
2013 (IWL4965_QUEUE_SIZE + IWL4965_MAX_WIN_SIZE) *
2014 sizeof(__le16)];
2015 } __attribute__ ((packed));
2019 * struct iwl4965_shared - handshake area for Tx and Rx
2021 * For convenience in allocating memory, this structure combines 2 areas of
2022 * DRAM which must be shared between driver and 4965. These do not need to
2023 * be combined, if better allocation would result from keeping them separate:
2025 * 1) The Tx byte count tables occupy 1024 bytes each (16 KBytes total for
2026 * 16 queues). Driver uses SCD_DRAM_BASE_ADDR to tell 4965 where to find
2027 * the first of these tables. 4965 assumes tables are 1024 bytes apart.
2029 * 2) The Rx status (val0 and val1) occupies only 8 bytes. Driver uses
2030 * FH_RSCSR_CHNL0_STTS_WPTR_REG to tell 4965 where to find this area.
2031 * Driver reads val0 to determine the latest Receive Buffer Descriptor (RBD)
2032 * that has been filled by the 4965.
2034 * Bit fields val0:
2035 * 31-12: Not used
2036 * 11- 0: Index of last filled Rx buffer descriptor (4965 writes, driver reads)
2038 * Bit fields val1:
2039 * 31- 0: Not used
2041 struct iwl4965_shared {
2042 struct iwl4965_sched_queue_byte_cnt_tbl
2043 queues_byte_cnt_tbls[IWL_MAX_NUM_QUEUES];
2044 __le32 val0;
2046 /* __le32 rb_closed_stts_rb_num:12; */
2047 #define IWL_rb_closed_stts_rb_num_POS 0
2048 #define IWL_rb_closed_stts_rb_num_LEN 12
2049 #define IWL_rb_closed_stts_rb_num_SYM val0
2050 /* __le32 rsrv1:4; */
2051 /* __le32 rb_closed_stts_rx_frame_num:12; */
2052 #define IWL_rb_closed_stts_rx_frame_num_POS 16
2053 #define IWL_rb_closed_stts_rx_frame_num_LEN 12
2054 #define IWL_rb_closed_stts_rx_frame_num_SYM val0
2055 /* __le32 rsrv2:4; */
2057 __le32 val1;
2058 /* __le32 frame_finished_stts_rb_num:12; */
2059 #define IWL_frame_finished_stts_rb_num_POS 0
2060 #define IWL_frame_finished_stts_rb_num_LEN 12
2061 #define IWL_frame_finished_stts_rb_num_SYM val1
2062 /* __le32 rsrv3:4; */
2063 /* __le32 frame_finished_stts_rx_frame_num:12; */
2064 #define IWL_frame_finished_stts_rx_frame_num_POS 16
2065 #define IWL_frame_finished_stts_rx_frame_num_LEN 12
2066 #define IWL_frame_finished_stts_rx_frame_num_SYM val1
2067 /* __le32 rsrv4:4; */
2069 __le32 padding1; /* so that allocation will be aligned to 16B */
2070 __le32 padding2;
2071 } __attribute__ ((packed));
2073 #endif /* __iwl4965_4965_hw_h__ */