2 * drivers/net/ibm_newemac/core.h
4 * Driver for PowerPC 4xx on-chip ethernet controller.
6 * Copyright 2007 Benjamin Herrenschmidt, IBM Corp.
7 * <benh@kernel.crashing.org>
9 * Based on the arch/ppc version of the driver:
11 * Copyright (c) 2004, 2005 Zultys Technologies.
12 * Eugene Surovegin <eugene.surovegin@zultys.com> or <ebs@ebshome.net>
14 * Based on original work by
15 * Armin Kuster <akuster@mvista.com>
16 * Johnnie Peters <jpeters@mvista.com>
17 * Copyright 2000, 2001 MontaVista Softare Inc.
19 * This program is free software; you can redistribute it and/or modify it
20 * under the terms of the GNU General Public License as published by the
21 * Free Software Foundation; either version 2 of the License, or (at your
22 * option) any later version.
25 #ifndef __IBM_NEWEMAC_CORE_H
26 #define __IBM_NEWEMAC_CORE_H
28 #include <linux/module.h>
29 #include <linux/init.h>
30 #include <linux/list.h>
31 #include <linux/kernel.h>
32 #include <linux/interrupt.h>
33 #include <linux/netdevice.h>
34 #include <linux/dma-mapping.h>
35 #include <linux/spinlock.h>
37 #include <asm/of_platform.h>
49 #define NUM_TX_BUFF CONFIG_IBM_NEW_EMAC_TXB
50 #define NUM_RX_BUFF CONFIG_IBM_NEW_EMAC_RXB
52 /* Simple sanity check */
53 #if NUM_TX_BUFF > 256 || NUM_RX_BUFF > 256
54 #error Invalid number of buffer descriptors (greater than 256)
57 #define EMAC_MIN_MTU 46
59 /* Maximum L2 header length (VLAN tagged, no FCS) */
60 #define EMAC_MTU_OVERHEAD (6 * 2 + 2 + 4)
62 /* RX BD size for the given MTU */
63 static inline int emac_rx_size(int mtu
)
65 if (mtu
> ETH_DATA_LEN
)
66 return MAL_MAX_RX_SIZE
;
68 return mal_rx_size(ETH_DATA_LEN
+ EMAC_MTU_OVERHEAD
);
71 #define EMAC_DMA_ALIGN(x) ALIGN((x), dma_get_cache_alignment())
73 #define EMAC_RX_SKB_HEADROOM \
74 EMAC_DMA_ALIGN(CONFIG_IBM_NEW_EMAC_RX_SKB_HEADROOM)
76 /* Size of RX skb for the given MTU */
77 static inline int emac_rx_skb_size(int mtu
)
79 int size
= max(mtu
+ EMAC_MTU_OVERHEAD
, emac_rx_size(mtu
));
80 return EMAC_DMA_ALIGN(size
+ 2) + EMAC_RX_SKB_HEADROOM
;
83 /* RX DMA sync size */
84 static inline int emac_rx_sync_size(int mtu
)
86 return EMAC_DMA_ALIGN(emac_rx_size(mtu
) + 2);
89 /* Driver statistcs is split into two parts to make it more cache friendly:
90 * - normal statistics (packet count, etc)
93 * When statistics is requested by ethtool, these parts are concatenated,
94 * normal one goes first.
96 * Please, keep these structures in sync with emac_stats_keys.
99 /* Normal TX/RX Statistics */
109 /* Error statistics */
110 struct emac_error_stats
{
113 /* Software RX Errors */
114 u64 rx_dropped_stack
;
116 u64 rx_dropped_error
;
117 u64 rx_dropped_resize
;
120 /* BD reported RX errors */
123 u64 rx_bd_bad_packet
;
124 u64 rx_bd_runt_packet
;
125 u64 rx_bd_short_event
;
126 u64 rx_bd_alignment_error
;
128 u64 rx_bd_packet_too_long
;
129 u64 rx_bd_out_of_range
;
131 /* EMAC IRQ reported RX errors */
138 u64 rx_alignment_error
;
140 u64 rx_packet_too_long
;
144 /* Software TX Errors */
146 /* BD reported TX errors */
149 u64 tx_bd_carrier_loss
;
150 u64 tx_bd_excessive_deferral
;
151 u64 tx_bd_excessive_collisions
;
152 u64 tx_bd_late_collision
;
153 u64 tx_bd_multple_collisions
;
154 u64 tx_bd_single_collision
;
157 /* EMAC IRQ reported TX errors */
164 #define EMAC_ETHTOOL_STATS_COUNT ((sizeof(struct emac_stats) + \
165 sizeof(struct emac_error_stats)) \
168 struct emac_instance
{
169 struct net_device
*ndev
;
170 struct resource rsrc_regs
;
171 struct emac_regs __iomem
*emacp
;
172 struct of_device
*ofdev
;
173 struct device_node
**blist
; /* bootlist entry */
177 struct of_device
*mal_dev
;
180 struct mal_instance
*mal
;
181 struct mal_commac commac
;
189 struct mutex link_lock
;
190 struct delayed_work link_work
;
193 /* Shared MDIO if any */
195 struct of_device
*mdio_dev
;
196 struct emac_instance
*mdio_instance
;
197 struct mutex mdio_lock
;
199 /* ZMII infos if any */
202 struct of_device
*zmii_dev
;
204 /* RGMII infos if any */
207 struct of_device
*rgmii_dev
;
209 /* TAH infos if any */
212 struct of_device
*tah_dev
;
218 /* OPB bus frequency in Mhz */
221 /* Cell index within an ASIC (for clk mgmnt) */
224 /* Max supported MTU */
227 /* Feature bits (from probe table) */
228 unsigned int features
;
230 /* Tx and Rx fifo sizes & other infos in bytes */
232 u32 tx_fifo_size_gige
;
234 u32 rx_fifo_size_gige
;
236 u32 mal_burst_size
; /* move to MAL ? */
238 /* Descriptor management
240 struct mal_descriptor
*tx_desc
;
245 struct mal_descriptor
*rx_desc
;
247 struct sk_buff
*rx_sg_skb
; /* 1 */
251 struct sk_buff
*tx_skb
[NUM_TX_BUFF
];
252 struct sk_buff
*rx_skb
[NUM_RX_BUFF
];
256 struct emac_error_stats estats
;
257 struct net_device_stats nstats
;
258 struct emac_stats stats
;
263 int stop_timeout
; /* in us */
267 struct work_struct reset_work
;
272 * Features of various EMAC implementations
276 * No flow control on 40x according to the original driver
278 #define EMAC_FTR_NO_FLOW_CONTROL_40x 0x00000001
282 #define EMAC_FTR_EMAC4 0x00000002
284 * For the 440SPe, AMCC inexplicably changed the polarity of
285 * the "operation complete" bit in the MII control register.
287 #define EMAC_FTR_STACR_OC_INVERT 0x00000004
289 * Set if we have a TAH.
291 #define EMAC_FTR_HAS_TAH 0x00000008
293 * Set if we have a ZMII.
295 #define EMAC_FTR_HAS_ZMII 0x00000010
297 * Set if we have a RGMII.
299 #define EMAC_FTR_HAS_RGMII 0x00000020
301 * Set if we have new type STACR with STAOPC
303 #define EMAC_FTR_HAS_NEW_STACR 0x00000040
306 /* Right now, we don't quite handle the always/possible masks on the
307 * most optimal way as we don't have a way to say something like
308 * always EMAC4. Patches welcome.
311 EMAC_FTRS_ALWAYS
= 0,
314 #ifdef CONFIG_IBM_NEW_EMAC_EMAC4
315 EMAC_FTR_EMAC4
| EMAC_FTR_HAS_NEW_STACR
|
316 EMAC_FTR_STACR_OC_INVERT
|
318 #ifdef CONFIG_IBM_NEW_EMAC_TAH
321 #ifdef CONFIG_IBM_NEW_EMAC_ZMII
324 #ifdef CONFIG_IBM_NEW_EMAC_RGMII
330 static inline int emac_has_feature(struct emac_instance
*dev
,
331 unsigned long feature
)
333 return (EMAC_FTRS_ALWAYS
& feature
) ||
334 (EMAC_FTRS_POSSIBLE
& dev
->features
& feature
);
338 /* Ethtool get_regs complex data.
339 * We want to get not just EMAC registers, but also MAL, ZMII, RGMII, TAH
342 * Returned BLOB consists of the ibm_emac_ethtool_regs_hdr,
343 * MAL registers, EMAC registers and optional ZMII, RGMII, TAH registers.
344 * Each register component is preceded with emac_ethtool_regs_subhdr.
345 * Order of the optional headers follows their relative bit posititions
346 * in emac_ethtool_regs_hdr.components
348 #define EMAC_ETHTOOL_REGS_ZMII 0x00000001
349 #define EMAC_ETHTOOL_REGS_RGMII 0x00000002
350 #define EMAC_ETHTOOL_REGS_TAH 0x00000004
352 struct emac_ethtool_regs_hdr
{
356 struct emac_ethtool_regs_subhdr
{
361 #endif /* __IBM_NEWEMAC_CORE_H */