x86: add PAGE_KERNEL_EXEC_NOCACHE
[wrt350n-kernel.git] / drivers / serial / atmel_serial.c
blob111da57f533414671f9a924456ebcf1d08b32553
1 /*
2 * linux/drivers/char/atmel_serial.c
4 * Driver for Atmel AT91 / AT32 Serial ports
5 * Copyright (C) 2003 Rick Bronson
7 * Based on drivers/char/serial_sa1100.c, by Deep Blue Solutions Ltd.
8 * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; either version 2 of the License, or
13 * (at your option) any later version.
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
25 #include <linux/module.h>
26 #include <linux/tty.h>
27 #include <linux/ioport.h>
28 #include <linux/slab.h>
29 #include <linux/init.h>
30 #include <linux/serial.h>
31 #include <linux/clk.h>
32 #include <linux/console.h>
33 #include <linux/sysrq.h>
34 #include <linux/tty_flip.h>
35 #include <linux/platform_device.h>
36 #include <linux/atmel_pdc.h>
38 #include <asm/io.h>
40 #include <asm/mach/serial_at91.h>
41 #include <asm/arch/board.h>
43 #ifdef CONFIG_ARM
44 #include <asm/arch/cpu.h>
45 #include <asm/arch/gpio.h>
46 #endif
48 #include "atmel_serial.h"
50 #if defined(CONFIG_SERIAL_ATMEL_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
51 #define SUPPORT_SYSRQ
52 #endif
54 #include <linux/serial_core.h>
56 #ifdef CONFIG_SERIAL_ATMEL_TTYAT
58 /* Use device name ttyAT, major 204 and minor 154-169. This is necessary if we
59 * should coexist with the 8250 driver, such as if we have an external 16C550
60 * UART. */
61 #define SERIAL_ATMEL_MAJOR 204
62 #define MINOR_START 154
63 #define ATMEL_DEVICENAME "ttyAT"
65 #else
67 /* Use device name ttyS, major 4, minor 64-68. This is the usual serial port
68 * name, but it is legally reserved for the 8250 driver. */
69 #define SERIAL_ATMEL_MAJOR TTY_MAJOR
70 #define MINOR_START 64
71 #define ATMEL_DEVICENAME "ttyS"
73 #endif
75 #define ATMEL_ISR_PASS_LIMIT 256
77 #define UART_PUT_CR(port,v) __raw_writel(v, (port)->membase + ATMEL_US_CR)
78 #define UART_GET_MR(port) __raw_readl((port)->membase + ATMEL_US_MR)
79 #define UART_PUT_MR(port,v) __raw_writel(v, (port)->membase + ATMEL_US_MR)
80 #define UART_PUT_IER(port,v) __raw_writel(v, (port)->membase + ATMEL_US_IER)
81 #define UART_PUT_IDR(port,v) __raw_writel(v, (port)->membase + ATMEL_US_IDR)
82 #define UART_GET_IMR(port) __raw_readl((port)->membase + ATMEL_US_IMR)
83 #define UART_GET_CSR(port) __raw_readl((port)->membase + ATMEL_US_CSR)
84 #define UART_GET_CHAR(port) __raw_readl((port)->membase + ATMEL_US_RHR)
85 #define UART_PUT_CHAR(port,v) __raw_writel(v, (port)->membase + ATMEL_US_THR)
86 #define UART_GET_BRGR(port) __raw_readl((port)->membase + ATMEL_US_BRGR)
87 #define UART_PUT_BRGR(port,v) __raw_writel(v, (port)->membase + ATMEL_US_BRGR)
88 #define UART_PUT_RTOR(port,v) __raw_writel(v, (port)->membase + ATMEL_US_RTOR)
90 // #define UART_GET_CR(port) __raw_readl((port)->membase + ATMEL_US_CR) // is write-only
92 /* PDC registers */
93 #define UART_PUT_PTCR(port,v) __raw_writel(v, (port)->membase + ATMEL_PDC_PTCR)
94 #define UART_GET_PTSR(port) __raw_readl((port)->membase + ATMEL_PDC_PTSR)
96 #define UART_PUT_RPR(port,v) __raw_writel(v, (port)->membase + ATMEL_PDC_RPR)
97 #define UART_GET_RPR(port) __raw_readl((port)->membase + ATMEL_PDC_RPR)
98 #define UART_PUT_RCR(port,v) __raw_writel(v, (port)->membase + ATMEL_PDC_RCR)
99 #define UART_PUT_RNPR(port,v) __raw_writel(v, (port)->membase + ATMEL_PDC_RNPR)
100 #define UART_PUT_RNCR(port,v) __raw_writel(v, (port)->membase + ATMEL_PDC_RNCR)
102 #define UART_PUT_TPR(port,v) __raw_writel(v, (port)->membase + ATMEL_PDC_TPR)
103 #define UART_PUT_TCR(port,v) __raw_writel(v, (port)->membase + ATMEL_PDC_TCR)
104 //#define UART_PUT_TNPR(port,v) __raw_writel(v, (port)->membase + ATMEL_PDC_TNPR)
105 //#define UART_PUT_TNCR(port,v) __raw_writel(v, (port)->membase + ATMEL_PDC_TNCR)
107 static int (*atmel_open_hook)(struct uart_port *);
108 static void (*atmel_close_hook)(struct uart_port *);
111 * We wrap our port structure around the generic uart_port.
113 struct atmel_uart_port {
114 struct uart_port uart; /* uart */
115 struct clk *clk; /* uart clock */
116 unsigned short suspended; /* is port suspended? */
117 int break_active; /* break being received */
120 static struct atmel_uart_port atmel_ports[ATMEL_MAX_UART];
122 #ifdef SUPPORT_SYSRQ
123 static struct console atmel_console;
124 #endif
127 * Return TIOCSER_TEMT when transmitter FIFO and Shift register is empty.
129 static u_int atmel_tx_empty(struct uart_port *port)
131 return (UART_GET_CSR(port) & ATMEL_US_TXEMPTY) ? TIOCSER_TEMT : 0;
135 * Set state of the modem control output lines
137 static void atmel_set_mctrl(struct uart_port *port, u_int mctrl)
139 unsigned int control = 0;
140 unsigned int mode;
142 #ifdef CONFIG_ARCH_AT91RM9200
143 if (cpu_is_at91rm9200()) {
145 * AT91RM9200 Errata #39: RTS0 is not internally connected to PA21.
146 * We need to drive the pin manually.
148 if (port->mapbase == AT91RM9200_BASE_US0) {
149 if (mctrl & TIOCM_RTS)
150 at91_set_gpio_value(AT91_PIN_PA21, 0);
151 else
152 at91_set_gpio_value(AT91_PIN_PA21, 1);
155 #endif
157 if (mctrl & TIOCM_RTS)
158 control |= ATMEL_US_RTSEN;
159 else
160 control |= ATMEL_US_RTSDIS;
162 if (mctrl & TIOCM_DTR)
163 control |= ATMEL_US_DTREN;
164 else
165 control |= ATMEL_US_DTRDIS;
167 UART_PUT_CR(port, control);
169 /* Local loopback mode? */
170 mode = UART_GET_MR(port) & ~ATMEL_US_CHMODE;
171 if (mctrl & TIOCM_LOOP)
172 mode |= ATMEL_US_CHMODE_LOC_LOOP;
173 else
174 mode |= ATMEL_US_CHMODE_NORMAL;
175 UART_PUT_MR(port, mode);
179 * Get state of the modem control input lines
181 static u_int atmel_get_mctrl(struct uart_port *port)
183 unsigned int status, ret = 0;
185 status = UART_GET_CSR(port);
188 * The control signals are active low.
190 if (!(status & ATMEL_US_DCD))
191 ret |= TIOCM_CD;
192 if (!(status & ATMEL_US_CTS))
193 ret |= TIOCM_CTS;
194 if (!(status & ATMEL_US_DSR))
195 ret |= TIOCM_DSR;
196 if (!(status & ATMEL_US_RI))
197 ret |= TIOCM_RI;
199 return ret;
203 * Stop transmitting.
205 static void atmel_stop_tx(struct uart_port *port)
207 UART_PUT_IDR(port, ATMEL_US_TXRDY);
211 * Start transmitting.
213 static void atmel_start_tx(struct uart_port *port)
215 UART_PUT_IER(port, ATMEL_US_TXRDY);
219 * Stop receiving - port is in process of being closed.
221 static void atmel_stop_rx(struct uart_port *port)
223 UART_PUT_IDR(port, ATMEL_US_RXRDY);
227 * Enable modem status interrupts
229 static void atmel_enable_ms(struct uart_port *port)
231 UART_PUT_IER(port, ATMEL_US_RIIC | ATMEL_US_DSRIC | ATMEL_US_DCDIC | ATMEL_US_CTSIC);
235 * Control the transmission of a break signal
237 static void atmel_break_ctl(struct uart_port *port, int break_state)
239 if (break_state != 0)
240 UART_PUT_CR(port, ATMEL_US_STTBRK); /* start break */
241 else
242 UART_PUT_CR(port, ATMEL_US_STPBRK); /* stop break */
246 * Characters received (called from interrupt handler)
248 static void atmel_rx_chars(struct uart_port *port)
250 struct atmel_uart_port *atmel_port = (struct atmel_uart_port *) port;
251 struct tty_struct *tty = port->info->tty;
252 unsigned int status, ch, flg;
254 status = UART_GET_CSR(port);
255 while (status & ATMEL_US_RXRDY) {
256 ch = UART_GET_CHAR(port);
258 port->icount.rx++;
260 flg = TTY_NORMAL;
263 * note that the error handling code is
264 * out of the main execution path
266 if (unlikely(status & (ATMEL_US_PARE | ATMEL_US_FRAME
267 | ATMEL_US_OVRE | ATMEL_US_RXBRK)
268 || atmel_port->break_active)) {
269 UART_PUT_CR(port, ATMEL_US_RSTSTA); /* clear error */
270 if (status & ATMEL_US_RXBRK
271 && !atmel_port->break_active) {
272 status &= ~(ATMEL_US_PARE | ATMEL_US_FRAME); /* ignore side-effect */
273 port->icount.brk++;
274 atmel_port->break_active = 1;
275 UART_PUT_IER(port, ATMEL_US_RXBRK);
276 if (uart_handle_break(port))
277 goto ignore_char;
278 } else {
280 * This is either the end-of-break
281 * condition or we've received at
282 * least one character without RXBRK
283 * being set. In both cases, the next
284 * RXBRK will indicate start-of-break.
286 UART_PUT_IDR(port, ATMEL_US_RXBRK);
287 status &= ~ATMEL_US_RXBRK;
288 atmel_port->break_active = 0;
290 if (status & ATMEL_US_PARE)
291 port->icount.parity++;
292 if (status & ATMEL_US_FRAME)
293 port->icount.frame++;
294 if (status & ATMEL_US_OVRE)
295 port->icount.overrun++;
297 status &= port->read_status_mask;
299 if (status & ATMEL_US_RXBRK)
300 flg = TTY_BREAK;
301 else if (status & ATMEL_US_PARE)
302 flg = TTY_PARITY;
303 else if (status & ATMEL_US_FRAME)
304 flg = TTY_FRAME;
307 if (uart_handle_sysrq_char(port, ch))
308 goto ignore_char;
310 uart_insert_char(port, status, ATMEL_US_OVRE, ch, flg);
312 ignore_char:
313 status = UART_GET_CSR(port);
316 tty_flip_buffer_push(tty);
320 * Transmit characters (called from interrupt handler)
322 static void atmel_tx_chars(struct uart_port *port)
324 struct circ_buf *xmit = &port->info->xmit;
326 if (port->x_char) {
327 UART_PUT_CHAR(port, port->x_char);
328 port->icount.tx++;
329 port->x_char = 0;
330 return;
332 if (uart_circ_empty(xmit) || uart_tx_stopped(port)) {
333 atmel_stop_tx(port);
334 return;
337 while (UART_GET_CSR(port) & ATMEL_US_TXRDY) {
338 UART_PUT_CHAR(port, xmit->buf[xmit->tail]);
339 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
340 port->icount.tx++;
341 if (uart_circ_empty(xmit))
342 break;
345 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
346 uart_write_wakeup(port);
348 if (uart_circ_empty(xmit))
349 atmel_stop_tx(port);
353 * Interrupt handler
355 static irqreturn_t atmel_interrupt(int irq, void *dev_id)
357 struct uart_port *port = dev_id;
358 struct atmel_uart_port *atmel_port = (struct atmel_uart_port *) port;
359 unsigned int status, pending, pass_counter = 0;
361 status = UART_GET_CSR(port);
362 pending = status & UART_GET_IMR(port);
363 while (pending) {
364 /* Interrupt receive */
365 if (pending & ATMEL_US_RXRDY)
366 atmel_rx_chars(port);
367 else if (pending & ATMEL_US_RXBRK) {
369 * End of break detected. If it came along
370 * with a character, atmel_rx_chars will
371 * handle it.
373 UART_PUT_CR(port, ATMEL_US_RSTSTA);
374 UART_PUT_IDR(port, ATMEL_US_RXBRK);
375 atmel_port->break_active = 0;
378 // TODO: All reads to CSR will clear these interrupts!
379 if (pending & ATMEL_US_RIIC) port->icount.rng++;
380 if (pending & ATMEL_US_DSRIC) port->icount.dsr++;
381 if (pending & ATMEL_US_DCDIC)
382 uart_handle_dcd_change(port, !(status & ATMEL_US_DCD));
383 if (pending & ATMEL_US_CTSIC)
384 uart_handle_cts_change(port, !(status & ATMEL_US_CTS));
385 if (pending & (ATMEL_US_RIIC | ATMEL_US_DSRIC | ATMEL_US_DCDIC | ATMEL_US_CTSIC))
386 wake_up_interruptible(&port->info->delta_msr_wait);
388 /* Interrupt transmit */
389 if (pending & ATMEL_US_TXRDY)
390 atmel_tx_chars(port);
392 if (pass_counter++ > ATMEL_ISR_PASS_LIMIT)
393 break;
395 status = UART_GET_CSR(port);
396 pending = status & UART_GET_IMR(port);
398 return IRQ_HANDLED;
402 * Perform initialization and enable port for reception
404 static int atmel_startup(struct uart_port *port)
406 int retval;
409 * Ensure that no interrupts are enabled otherwise when
410 * request_irq() is called we could get stuck trying to
411 * handle an unexpected interrupt
413 UART_PUT_IDR(port, -1);
416 * Allocate the IRQ
418 retval = request_irq(port->irq, atmel_interrupt, IRQF_SHARED, "atmel_serial", port);
419 if (retval) {
420 printk("atmel_serial: atmel_startup - Can't get irq\n");
421 return retval;
425 * If there is a specific "open" function (to register
426 * control line interrupts)
428 if (atmel_open_hook) {
429 retval = atmel_open_hook(port);
430 if (retval) {
431 free_irq(port->irq, port);
432 return retval;
437 * Finally, enable the serial port
439 UART_PUT_CR(port, ATMEL_US_RSTSTA | ATMEL_US_RSTRX);
440 UART_PUT_CR(port, ATMEL_US_TXEN | ATMEL_US_RXEN); /* enable xmit & rcvr */
442 UART_PUT_IER(port, ATMEL_US_RXRDY); /* enable receive only */
444 return 0;
448 * Disable the port
450 static void atmel_shutdown(struct uart_port *port)
453 * Disable all interrupts, port and break condition.
455 UART_PUT_CR(port, ATMEL_US_RSTSTA);
456 UART_PUT_IDR(port, -1);
459 * Free the interrupt
461 free_irq(port->irq, port);
464 * If there is a specific "close" function (to unregister
465 * control line interrupts)
467 if (atmel_close_hook)
468 atmel_close_hook(port);
472 * Power / Clock management.
474 static void atmel_serial_pm(struct uart_port *port, unsigned int state, unsigned int oldstate)
476 struct atmel_uart_port *atmel_port = (struct atmel_uart_port *) port;
478 switch (state) {
479 case 0:
481 * Enable the peripheral clock for this serial port.
482 * This is called on uart_open() or a resume event.
484 clk_enable(atmel_port->clk);
485 break;
486 case 3:
488 * Disable the peripheral clock for this serial port.
489 * This is called on uart_close() or a suspend event.
491 clk_disable(atmel_port->clk);
492 break;
493 default:
494 printk(KERN_ERR "atmel_serial: unknown pm %d\n", state);
499 * Change the port parameters
501 static void atmel_set_termios(struct uart_port *port, struct ktermios * termios, struct ktermios * old)
503 unsigned long flags;
504 unsigned int mode, imr, quot, baud;
506 /* Get current mode register */
507 mode = UART_GET_MR(port) & ~(ATMEL_US_USCLKS | ATMEL_US_CHRL | ATMEL_US_NBSTOP | ATMEL_US_PAR);
509 baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/16);
510 quot = uart_get_divisor(port, baud);
512 if (quot > 65535) { /* BRGR is 16-bit, so switch to slower clock */
513 quot /= 8;
514 mode |= ATMEL_US_USCLKS_MCK_DIV8;
517 /* byte size */
518 switch (termios->c_cflag & CSIZE) {
519 case CS5:
520 mode |= ATMEL_US_CHRL_5;
521 break;
522 case CS6:
523 mode |= ATMEL_US_CHRL_6;
524 break;
525 case CS7:
526 mode |= ATMEL_US_CHRL_7;
527 break;
528 default:
529 mode |= ATMEL_US_CHRL_8;
530 break;
533 /* stop bits */
534 if (termios->c_cflag & CSTOPB)
535 mode |= ATMEL_US_NBSTOP_2;
537 /* parity */
538 if (termios->c_cflag & PARENB) {
539 if (termios->c_cflag & CMSPAR) { /* Mark or Space parity */
540 if (termios->c_cflag & PARODD)
541 mode |= ATMEL_US_PAR_MARK;
542 else
543 mode |= ATMEL_US_PAR_SPACE;
545 else if (termios->c_cflag & PARODD)
546 mode |= ATMEL_US_PAR_ODD;
547 else
548 mode |= ATMEL_US_PAR_EVEN;
550 else
551 mode |= ATMEL_US_PAR_NONE;
553 spin_lock_irqsave(&port->lock, flags);
555 port->read_status_mask = ATMEL_US_OVRE;
556 if (termios->c_iflag & INPCK)
557 port->read_status_mask |= (ATMEL_US_FRAME | ATMEL_US_PARE);
558 if (termios->c_iflag & (BRKINT | PARMRK))
559 port->read_status_mask |= ATMEL_US_RXBRK;
562 * Characters to ignore
564 port->ignore_status_mask = 0;
565 if (termios->c_iflag & IGNPAR)
566 port->ignore_status_mask |= (ATMEL_US_FRAME | ATMEL_US_PARE);
567 if (termios->c_iflag & IGNBRK) {
568 port->ignore_status_mask |= ATMEL_US_RXBRK;
570 * If we're ignoring parity and break indicators,
571 * ignore overruns too (for real raw support).
573 if (termios->c_iflag & IGNPAR)
574 port->ignore_status_mask |= ATMEL_US_OVRE;
577 // TODO: Ignore all characters if CREAD is set.
579 /* update the per-port timeout */
580 uart_update_timeout(port, termios->c_cflag, baud);
582 /* disable interrupts and drain transmitter */
583 imr = UART_GET_IMR(port); /* get interrupt mask */
584 UART_PUT_IDR(port, -1); /* disable all interrupts */
585 while (!(UART_GET_CSR(port) & ATMEL_US_TXEMPTY)) { barrier(); }
587 /* disable receiver and transmitter */
588 UART_PUT_CR(port, ATMEL_US_TXDIS | ATMEL_US_RXDIS);
590 /* set the parity, stop bits and data size */
591 UART_PUT_MR(port, mode);
593 /* set the baud rate */
594 UART_PUT_BRGR(port, quot);
595 UART_PUT_CR(port, ATMEL_US_RSTSTA | ATMEL_US_RSTRX);
596 UART_PUT_CR(port, ATMEL_US_TXEN | ATMEL_US_RXEN);
598 /* restore interrupts */
599 UART_PUT_IER(port, imr);
601 /* CTS flow-control and modem-status interrupts */
602 if (UART_ENABLE_MS(port, termios->c_cflag))
603 port->ops->enable_ms(port);
605 spin_unlock_irqrestore(&port->lock, flags);
609 * Return string describing the specified port
611 static const char *atmel_type(struct uart_port *port)
613 return (port->type == PORT_ATMEL) ? "ATMEL_SERIAL" : NULL;
617 * Release the memory region(s) being used by 'port'.
619 static void atmel_release_port(struct uart_port *port)
621 struct platform_device *pdev = to_platform_device(port->dev);
622 int size = pdev->resource[0].end - pdev->resource[0].start + 1;
624 release_mem_region(port->mapbase, size);
626 if (port->flags & UPF_IOREMAP) {
627 iounmap(port->membase);
628 port->membase = NULL;
633 * Request the memory region(s) being used by 'port'.
635 static int atmel_request_port(struct uart_port *port)
637 struct platform_device *pdev = to_platform_device(port->dev);
638 int size = pdev->resource[0].end - pdev->resource[0].start + 1;
640 if (!request_mem_region(port->mapbase, size, "atmel_serial"))
641 return -EBUSY;
643 if (port->flags & UPF_IOREMAP) {
644 port->membase = ioremap(port->mapbase, size);
645 if (port->membase == NULL) {
646 release_mem_region(port->mapbase, size);
647 return -ENOMEM;
651 return 0;
655 * Configure/autoconfigure the port.
657 static void atmel_config_port(struct uart_port *port, int flags)
659 if (flags & UART_CONFIG_TYPE) {
660 port->type = PORT_ATMEL;
661 atmel_request_port(port);
666 * Verify the new serial_struct (for TIOCSSERIAL).
668 static int atmel_verify_port(struct uart_port *port, struct serial_struct *ser)
670 int ret = 0;
671 if (ser->type != PORT_UNKNOWN && ser->type != PORT_ATMEL)
672 ret = -EINVAL;
673 if (port->irq != ser->irq)
674 ret = -EINVAL;
675 if (ser->io_type != SERIAL_IO_MEM)
676 ret = -EINVAL;
677 if (port->uartclk / 16 != ser->baud_base)
678 ret = -EINVAL;
679 if ((void *)port->mapbase != ser->iomem_base)
680 ret = -EINVAL;
681 if (port->iobase != ser->port)
682 ret = -EINVAL;
683 if (ser->hub6 != 0)
684 ret = -EINVAL;
685 return ret;
688 static struct uart_ops atmel_pops = {
689 .tx_empty = atmel_tx_empty,
690 .set_mctrl = atmel_set_mctrl,
691 .get_mctrl = atmel_get_mctrl,
692 .stop_tx = atmel_stop_tx,
693 .start_tx = atmel_start_tx,
694 .stop_rx = atmel_stop_rx,
695 .enable_ms = atmel_enable_ms,
696 .break_ctl = atmel_break_ctl,
697 .startup = atmel_startup,
698 .shutdown = atmel_shutdown,
699 .set_termios = atmel_set_termios,
700 .type = atmel_type,
701 .release_port = atmel_release_port,
702 .request_port = atmel_request_port,
703 .config_port = atmel_config_port,
704 .verify_port = atmel_verify_port,
705 .pm = atmel_serial_pm,
709 * Configure the port from the platform device resource info.
711 static void __devinit atmel_init_port(struct atmel_uart_port *atmel_port, struct platform_device *pdev)
713 struct uart_port *port = &atmel_port->uart;
714 struct atmel_uart_data *data = pdev->dev.platform_data;
716 port->iotype = UPIO_MEM;
717 port->flags = UPF_BOOT_AUTOCONF;
718 port->ops = &atmel_pops;
719 port->fifosize = 1;
720 port->line = pdev->id;
721 port->dev = &pdev->dev;
723 port->mapbase = pdev->resource[0].start;
724 port->irq = pdev->resource[1].start;
726 if (data->regs)
727 /* Already mapped by setup code */
728 port->membase = data->regs;
729 else {
730 port->flags |= UPF_IOREMAP;
731 port->membase = NULL;
734 if (!atmel_port->clk) { /* for console, the clock could already be configured */
735 atmel_port->clk = clk_get(&pdev->dev, "usart");
736 clk_enable(atmel_port->clk);
737 port->uartclk = clk_get_rate(atmel_port->clk);
742 * Register board-specific modem-control line handlers.
744 void __init atmel_register_uart_fns(struct atmel_port_fns *fns)
746 if (fns->enable_ms)
747 atmel_pops.enable_ms = fns->enable_ms;
748 if (fns->get_mctrl)
749 atmel_pops.get_mctrl = fns->get_mctrl;
750 if (fns->set_mctrl)
751 atmel_pops.set_mctrl = fns->set_mctrl;
752 atmel_open_hook = fns->open;
753 atmel_close_hook = fns->close;
754 atmel_pops.pm = fns->pm;
755 atmel_pops.set_wake = fns->set_wake;
759 #ifdef CONFIG_SERIAL_ATMEL_CONSOLE
760 static void atmel_console_putchar(struct uart_port *port, int ch)
762 while (!(UART_GET_CSR(port) & ATMEL_US_TXRDY))
763 barrier();
764 UART_PUT_CHAR(port, ch);
768 * Interrupts are disabled on entering
770 static void atmel_console_write(struct console *co, const char *s, u_int count)
772 struct uart_port *port = &atmel_ports[co->index].uart;
773 unsigned int status, imr;
776 * First, save IMR and then disable interrupts
778 imr = UART_GET_IMR(port); /* get interrupt mask */
779 UART_PUT_IDR(port, ATMEL_US_RXRDY | ATMEL_US_TXRDY);
781 uart_console_write(port, s, count, atmel_console_putchar);
784 * Finally, wait for transmitter to become empty
785 * and restore IMR
787 do {
788 status = UART_GET_CSR(port);
789 } while (!(status & ATMEL_US_TXRDY));
790 UART_PUT_IER(port, imr); /* set interrupts back the way they were */
794 * If the port was already initialised (eg, by a boot loader), try to determine
795 * the current setup.
797 static void __init atmel_console_get_options(struct uart_port *port, int *baud, int *parity, int *bits)
799 unsigned int mr, quot;
801 // TODO: CR is a write-only register
802 // unsigned int cr;
804 // cr = UART_GET_CR(port) & (ATMEL_US_RXEN | ATMEL_US_TXEN);
805 // if (cr == (ATMEL_US_RXEN | ATMEL_US_TXEN)) {
806 // /* ok, the port was enabled */
807 // }
809 mr = UART_GET_MR(port) & ATMEL_US_CHRL;
810 if (mr == ATMEL_US_CHRL_8)
811 *bits = 8;
812 else
813 *bits = 7;
815 mr = UART_GET_MR(port) & ATMEL_US_PAR;
816 if (mr == ATMEL_US_PAR_EVEN)
817 *parity = 'e';
818 else if (mr == ATMEL_US_PAR_ODD)
819 *parity = 'o';
822 * The serial core only rounds down when matching this to a
823 * supported baud rate. Make sure we don't end up slightly
824 * lower than one of those, as it would make us fall through
825 * to a much lower baud rate than we really want.
827 quot = UART_GET_BRGR(port);
828 *baud = port->uartclk / (16 * (quot - 1));
831 static int __init atmel_console_setup(struct console *co, char *options)
833 struct uart_port *port = &atmel_ports[co->index].uart;
834 int baud = 115200;
835 int bits = 8;
836 int parity = 'n';
837 int flow = 'n';
839 if (port->membase == 0) /* Port not initialized yet - delay setup */
840 return -ENODEV;
842 UART_PUT_IDR(port, -1); /* disable interrupts */
843 UART_PUT_CR(port, ATMEL_US_RSTSTA | ATMEL_US_RSTRX);
844 UART_PUT_CR(port, ATMEL_US_TXEN | ATMEL_US_RXEN);
846 if (options)
847 uart_parse_options(options, &baud, &parity, &bits, &flow);
848 else
849 atmel_console_get_options(port, &baud, &parity, &bits);
851 return uart_set_options(port, co, baud, parity, bits, flow);
854 static struct uart_driver atmel_uart;
856 static struct console atmel_console = {
857 .name = ATMEL_DEVICENAME,
858 .write = atmel_console_write,
859 .device = uart_console_device,
860 .setup = atmel_console_setup,
861 .flags = CON_PRINTBUFFER,
862 .index = -1,
863 .data = &atmel_uart,
866 #define ATMEL_CONSOLE_DEVICE &atmel_console
869 * Early console initialization (before VM subsystem initialized).
871 static int __init atmel_console_init(void)
873 if (atmel_default_console_device) {
874 add_preferred_console(ATMEL_DEVICENAME, atmel_default_console_device->id, NULL);
875 atmel_init_port(&(atmel_ports[atmel_default_console_device->id]), atmel_default_console_device);
876 register_console(&atmel_console);
879 return 0;
881 console_initcall(atmel_console_init);
884 * Late console initialization.
886 static int __init atmel_late_console_init(void)
888 if (atmel_default_console_device && !(atmel_console.flags & CON_ENABLED))
889 register_console(&atmel_console);
891 return 0;
893 core_initcall(atmel_late_console_init);
895 #else
896 #define ATMEL_CONSOLE_DEVICE NULL
897 #endif
899 static struct uart_driver atmel_uart = {
900 .owner = THIS_MODULE,
901 .driver_name = "atmel_serial",
902 .dev_name = ATMEL_DEVICENAME,
903 .major = SERIAL_ATMEL_MAJOR,
904 .minor = MINOR_START,
905 .nr = ATMEL_MAX_UART,
906 .cons = ATMEL_CONSOLE_DEVICE,
909 #ifdef CONFIG_PM
910 static int atmel_serial_suspend(struct platform_device *pdev, pm_message_t state)
912 struct uart_port *port = platform_get_drvdata(pdev);
913 struct atmel_uart_port *atmel_port = (struct atmel_uart_port *) port;
915 if (device_may_wakeup(&pdev->dev) && !at91_suspend_entering_slow_clock())
916 enable_irq_wake(port->irq);
917 else {
918 uart_suspend_port(&atmel_uart, port);
919 atmel_port->suspended = 1;
922 return 0;
925 static int atmel_serial_resume(struct platform_device *pdev)
927 struct uart_port *port = platform_get_drvdata(pdev);
928 struct atmel_uart_port *atmel_port = (struct atmel_uart_port *) port;
930 if (atmel_port->suspended) {
931 uart_resume_port(&atmel_uart, port);
932 atmel_port->suspended = 0;
934 else
935 disable_irq_wake(port->irq);
937 return 0;
939 #else
940 #define atmel_serial_suspend NULL
941 #define atmel_serial_resume NULL
942 #endif
944 static int __devinit atmel_serial_probe(struct platform_device *pdev)
946 struct atmel_uart_port *port;
947 int ret;
949 port = &atmel_ports[pdev->id];
950 atmel_init_port(port, pdev);
952 ret = uart_add_one_port(&atmel_uart, &port->uart);
953 if (!ret) {
954 device_init_wakeup(&pdev->dev, 1);
955 platform_set_drvdata(pdev, port);
958 return ret;
961 static int __devexit atmel_serial_remove(struct platform_device *pdev)
963 struct uart_port *port = platform_get_drvdata(pdev);
964 struct atmel_uart_port *atmel_port = (struct atmel_uart_port *) port;
965 int ret = 0;
967 clk_disable(atmel_port->clk);
968 clk_put(atmel_port->clk);
970 device_init_wakeup(&pdev->dev, 0);
971 platform_set_drvdata(pdev, NULL);
973 if (port) {
974 ret = uart_remove_one_port(&atmel_uart, port);
975 kfree(port);
978 return ret;
981 static struct platform_driver atmel_serial_driver = {
982 .probe = atmel_serial_probe,
983 .remove = __devexit_p(atmel_serial_remove),
984 .suspend = atmel_serial_suspend,
985 .resume = atmel_serial_resume,
986 .driver = {
987 .name = "atmel_usart",
988 .owner = THIS_MODULE,
992 static int __init atmel_serial_init(void)
994 int ret;
996 ret = uart_register_driver(&atmel_uart);
997 if (ret)
998 return ret;
1000 ret = platform_driver_register(&atmel_serial_driver);
1001 if (ret)
1002 uart_unregister_driver(&atmel_uart);
1004 return ret;
1007 static void __exit atmel_serial_exit(void)
1009 platform_driver_unregister(&atmel_serial_driver);
1010 uart_unregister_driver(&atmel_uart);
1013 module_init(atmel_serial_init);
1014 module_exit(atmel_serial_exit);
1016 MODULE_AUTHOR("Rick Bronson");
1017 MODULE_DESCRIPTION("Atmel AT91 / AT32 serial port driver");
1018 MODULE_LICENSE("GPL");