2 * File: arch/blackfin/mach-common/ints-priority.c
7 * Description: Set up the interrupt priorities
11 * 1999 D. Jeff Dionne <jeff@uclinux.org>
12 * 2000-2001 Lineo, Inc. D. Jefff Dionne <jeff@lineo.ca>
13 * 2002 Arcturus Networks Inc. MaTed <mated@sympatico.ca>
14 * 2003 Metrowerks/Motorola
15 * 2003 Bas Vermeulen <bas@buyways.nl>
16 * Copyright 2004-2008 Analog Devices Inc.
18 * Bugs: Enter bugs at http://blackfin.uclinux.org/
20 * This program is free software; you can redistribute it and/or modify
21 * it under the terms of the GNU General Public License as published by
22 * the Free Software Foundation; either version 2 of the License, or
23 * (at your option) any later version.
25 * This program is distributed in the hope that it will be useful,
26 * but WITHOUT ANY WARRANTY; without even the implied warranty of
27 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
28 * GNU General Public License for more details.
30 * You should have received a copy of the GNU General Public License
31 * along with this program; if not, see the file COPYING, or write
32 * to the Free Software Foundation, Inc.,
33 * 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
36 #include <linux/module.h>
37 #include <linux/kernel_stat.h>
38 #include <linux/seq_file.h>
39 #include <linux/irq.h>
41 #include <linux/kgdb.h>
43 #include <asm/traps.h>
44 #include <asm/blackfin.h>
46 #include <asm/irq_handler.h>
49 # define BF537_GENERIC_ERROR_INT_DEMUX
51 # undef BF537_GENERIC_ERROR_INT_DEMUX
56 * - we have separated the physical Hardware interrupt from the
57 * levels that the LINUX kernel sees (see the description in irq.h)
61 /* Initialize this to an actual value to force it into the .data
62 * section so that we know it is properly initialized at entry into
63 * the kernel but before bss is initialized to zero (which is where
64 * it would live otherwise). The 0x1f magic represents the IRQs we
65 * cannot actually mask out in hardware.
67 unsigned long irq_flags
= 0x1f;
69 /* The number of spurious interrupts */
70 atomic_t num_spurious
;
73 unsigned long bfin_sic_iwr
[3]; /* Up to 3 SIC_IWRx registers */
77 /* irq number for request_irq, available in mach-bf533/irq.h */
79 /* corresponding bit in the SIC_ISR register */
81 } ivg_table
[NR_PERI_INTS
];
84 /* position of first irq in ivg_table for given ivg */
87 } ivg7_13
[IVG13
- IVG7
+ 1];
89 static void search_IAR(void);
92 * Search SIC_IAR and fill tables with the irqvalues
93 * and their positions in the SIC_ISR register.
95 static void __init
search_IAR(void)
97 unsigned ivg
, irq_pos
= 0;
98 for (ivg
= 0; ivg
<= IVG13
- IVG7
; ivg
++) {
101 ivg7_13
[ivg
].istop
= ivg7_13
[ivg
].ifirst
= &ivg_table
[irq_pos
];
103 for (irqn
= 0; irqn
< NR_PERI_INTS
; irqn
++) {
104 int iar_shift
= (irqn
& 7) * 4;
107 bfin_read32((unsigned long *)SIC_IAR0
+
108 (irqn
>> 3)) >> iar_shift
)) {
110 bfin_read32((unsigned long *)SIC_IAR0
+
111 ((irqn
%32) >> 3) + ((irqn
/ 32) * 16)) >> iar_shift
)) {
113 ivg_table
[irq_pos
].irqno
= IVG7
+ irqn
;
114 ivg_table
[irq_pos
].isrflag
= 1 << (irqn
% 32);
115 ivg7_13
[ivg
].istop
++;
123 * This is for BF533 internal IRQs
126 static void ack_noop(unsigned int irq
)
128 /* Dummy function. */
131 static void bfin_core_mask_irq(unsigned int irq
)
133 irq_flags
&= ~(1 << irq
);
134 if (!irqs_disabled())
138 static void bfin_core_unmask_irq(unsigned int irq
)
140 irq_flags
|= 1 << irq
;
142 * If interrupts are enabled, IMASK must contain the same value
143 * as irq_flags. Make sure that invariant holds. If interrupts
144 * are currently disabled we need not do anything; one of the
145 * callers will take care of setting IMASK to the proper value
146 * when reenabling interrupts.
147 * local_irq_enable just does "STI irq_flags", so it's exactly
150 if (!irqs_disabled())
155 static void bfin_internal_mask_irq(unsigned int irq
)
158 bfin_write_SIC_IMASK(bfin_read_SIC_IMASK() &
159 ~(1 << (irq
- (IRQ_CORETMR
+ 1))));
161 unsigned mask_bank
, mask_bit
;
162 mask_bank
= (irq
- (IRQ_CORETMR
+ 1)) / 32;
163 mask_bit
= (irq
- (IRQ_CORETMR
+ 1)) % 32;
164 bfin_write_SIC_IMASK(mask_bank
, bfin_read_SIC_IMASK(mask_bank
) &
170 static void bfin_internal_unmask_irq(unsigned int irq
)
173 bfin_write_SIC_IMASK(bfin_read_SIC_IMASK() |
174 (1 << (irq
- (IRQ_CORETMR
+ 1))));
176 unsigned mask_bank
, mask_bit
;
177 mask_bank
= (irq
- (IRQ_CORETMR
+ 1)) / 32;
178 mask_bit
= (irq
- (IRQ_CORETMR
+ 1)) % 32;
179 bfin_write_SIC_IMASK(mask_bank
, bfin_read_SIC_IMASK(mask_bank
) |
186 int bfin_internal_set_wake(unsigned int irq
, unsigned int state
)
190 bank
= (irq
- (IRQ_CORETMR
+ 1)) / 32;
191 bit
= (irq
- (IRQ_CORETMR
+ 1)) % 32;
193 local_irq_save(flags
);
196 bfin_sic_iwr
[bank
] |= (1 << bit
);
198 bfin_sic_iwr
[bank
] &= ~(1 << bit
);
200 local_irq_restore(flags
);
206 static struct irq_chip bfin_core_irqchip
= {
208 .mask
= bfin_core_mask_irq
,
209 .unmask
= bfin_core_unmask_irq
,
212 static struct irq_chip bfin_internal_irqchip
= {
214 .mask
= bfin_internal_mask_irq
,
215 .unmask
= bfin_internal_unmask_irq
,
217 .set_wake
= bfin_internal_set_wake
,
221 #ifdef BF537_GENERIC_ERROR_INT_DEMUX
222 static int error_int_mask
;
224 static void bfin_generic_error_ack_irq(unsigned int irq
)
229 static void bfin_generic_error_mask_irq(unsigned int irq
)
231 error_int_mask
&= ~(1L << (irq
- IRQ_PPI_ERROR
));
233 if (!error_int_mask
) {
235 bfin_write_SIC_IMASK(bfin_read_SIC_IMASK() &
236 ~(1 << (IRQ_GENERIC_ERROR
-
237 (IRQ_CORETMR
+ 1))));
243 static void bfin_generic_error_unmask_irq(unsigned int irq
)
246 bfin_write_SIC_IMASK(bfin_read_SIC_IMASK() | 1 <<
247 (IRQ_GENERIC_ERROR
- (IRQ_CORETMR
+ 1)));
251 error_int_mask
|= 1L << (irq
- IRQ_PPI_ERROR
);
254 static struct irq_chip bfin_generic_error_irqchip
= {
255 .ack
= bfin_generic_error_ack_irq
,
256 .mask
= bfin_generic_error_mask_irq
,
257 .unmask
= bfin_generic_error_unmask_irq
,
260 static void bfin_demux_error_irq(unsigned int int_err_irq
,
261 struct irq_desc
*inta_desc
)
267 #if (defined(CONFIG_BF537) || defined(CONFIG_BF536))
268 if (bfin_read_EMAC_SYSTAT() & EMAC_ERR_MASK
)
272 if (bfin_read_SPORT0_STAT() & SPORT_ERR_MASK
)
273 irq
= IRQ_SPORT0_ERROR
;
274 else if (bfin_read_SPORT1_STAT() & SPORT_ERR_MASK
)
275 irq
= IRQ_SPORT1_ERROR
;
276 else if (bfin_read_PPI_STATUS() & PPI_ERR_MASK
)
278 else if (bfin_read_CAN_GIF() & CAN_ERR_MASK
)
280 else if (bfin_read_SPI_STAT() & SPI_ERR_MASK
)
282 else if ((bfin_read_UART0_IIR() & UART_ERR_MASK_STAT1
) &&
283 (bfin_read_UART0_IIR() & UART_ERR_MASK_STAT0
))
284 irq
= IRQ_UART0_ERROR
;
285 else if ((bfin_read_UART1_IIR() & UART_ERR_MASK_STAT1
) &&
286 (bfin_read_UART1_IIR() & UART_ERR_MASK_STAT0
))
287 irq
= IRQ_UART1_ERROR
;
290 if (error_int_mask
& (1L << (irq
- IRQ_PPI_ERROR
))) {
291 struct irq_desc
*desc
= irq_desc
+ irq
;
292 desc
->handle_irq(irq
, desc
);
297 bfin_write_PPI_STATUS(PPI_ERR_MASK
);
299 #if (defined(CONFIG_BF537) || defined(CONFIG_BF536))
301 bfin_write_EMAC_SYSTAT(EMAC_ERR_MASK
);
304 case IRQ_SPORT0_ERROR
:
305 bfin_write_SPORT0_STAT(SPORT_ERR_MASK
);
308 case IRQ_SPORT1_ERROR
:
309 bfin_write_SPORT1_STAT(SPORT_ERR_MASK
);
313 bfin_write_CAN_GIS(CAN_ERR_MASK
);
317 bfin_write_SPI_STAT(SPI_ERR_MASK
);
325 " MASKED PERIPHERAL ERROR INTERRUPT ASSERTED\n",
330 "%s : %s : LINE %d :\nIRQ ?: PERIPHERAL ERROR"
331 " INTERRUPT ASSERTED BUT NO SOURCE FOUND\n",
332 __FUNCTION__
, __FILE__
, __LINE__
);
335 #endif /* BF537_GENERIC_ERROR_INT_DEMUX */
337 #if !defined(CONFIG_BF54x)
339 static unsigned short gpio_enabled
[gpio_bank(MAX_BLACKFIN_GPIOS
)];
340 static unsigned short gpio_edge_triggered
[gpio_bank(MAX_BLACKFIN_GPIOS
)];
343 static void bfin_gpio_ack_irq(unsigned int irq
)
345 u16 gpionr
= irq
- IRQ_PF0
;
347 if (gpio_edge_triggered
[gpio_bank(gpionr
)] & gpio_bit(gpionr
)) {
348 set_gpio_data(gpionr
, 0);
353 static void bfin_gpio_mask_ack_irq(unsigned int irq
)
355 u16 gpionr
= irq
- IRQ_PF0
;
357 if (gpio_edge_triggered
[gpio_bank(gpionr
)] & gpio_bit(gpionr
)) {
358 set_gpio_data(gpionr
, 0);
362 set_gpio_maska(gpionr
, 0);
366 static void bfin_gpio_mask_irq(unsigned int irq
)
368 set_gpio_maska(irq
- IRQ_PF0
, 0);
372 static void bfin_gpio_unmask_irq(unsigned int irq
)
374 set_gpio_maska(irq
- IRQ_PF0
, 1);
378 static unsigned int bfin_gpio_irq_startup(unsigned int irq
)
381 u16 gpionr
= irq
- IRQ_PF0
;
384 if (!(gpio_enabled
[gpio_bank(gpionr
)] & gpio_bit(gpionr
))) {
385 snprintf(buf
, sizeof buf
, "IRQ %d", irq
);
386 ret
= gpio_request(gpionr
, buf
);
391 gpio_enabled
[gpio_bank(gpionr
)] |= gpio_bit(gpionr
);
392 bfin_gpio_unmask_irq(irq
);
397 static void bfin_gpio_irq_shutdown(unsigned int irq
)
399 bfin_gpio_mask_irq(irq
);
400 gpio_free(irq
- IRQ_PF0
);
401 gpio_enabled
[gpio_bank(irq
- IRQ_PF0
)] &= ~gpio_bit(irq
- IRQ_PF0
);
404 static int bfin_gpio_irq_type(unsigned int irq
, unsigned int type
)
409 u16 gpionr
= irq
- IRQ_PF0
;
411 if (type
== IRQ_TYPE_PROBE
) {
412 /* only probe unenabled GPIO interrupt lines */
413 if (gpio_enabled
[gpio_bank(gpionr
)] & gpio_bit(gpionr
))
415 type
= IRQ_TYPE_EDGE_RISING
| IRQ_TYPE_EDGE_FALLING
;
418 if (type
& (IRQ_TYPE_EDGE_RISING
| IRQ_TYPE_EDGE_FALLING
|
419 IRQ_TYPE_LEVEL_HIGH
| IRQ_TYPE_LEVEL_LOW
)) {
420 if (!(gpio_enabled
[gpio_bank(gpionr
)] & gpio_bit(gpionr
))) {
421 snprintf(buf
, sizeof buf
, "IRQ %d", irq
);
422 ret
= gpio_request(gpionr
, buf
);
427 gpio_enabled
[gpio_bank(gpionr
)] |= gpio_bit(gpionr
);
429 gpio_enabled
[gpio_bank(gpionr
)] &= ~gpio_bit(gpionr
);
433 set_gpio_inen(gpionr
, 0);
434 set_gpio_dir(gpionr
, 0);
436 if ((type
& (IRQ_TYPE_EDGE_RISING
| IRQ_TYPE_EDGE_FALLING
))
437 == (IRQ_TYPE_EDGE_RISING
| IRQ_TYPE_EDGE_FALLING
))
438 set_gpio_both(gpionr
, 1);
440 set_gpio_both(gpionr
, 0);
442 if ((type
& (IRQ_TYPE_EDGE_FALLING
| IRQ_TYPE_LEVEL_LOW
)))
443 set_gpio_polar(gpionr
, 1); /* low or falling edge denoted by one */
445 set_gpio_polar(gpionr
, 0); /* high or rising edge denoted by zero */
447 if (type
& (IRQ_TYPE_EDGE_RISING
| IRQ_TYPE_EDGE_FALLING
)) {
448 set_gpio_edge(gpionr
, 1);
449 set_gpio_inen(gpionr
, 1);
450 gpio_edge_triggered
[gpio_bank(gpionr
)] |= gpio_bit(gpionr
);
451 set_gpio_data(gpionr
, 0);
454 set_gpio_edge(gpionr
, 0);
455 gpio_edge_triggered
[gpio_bank(gpionr
)] &= ~gpio_bit(gpionr
);
456 set_gpio_inen(gpionr
, 1);
461 if (type
& (IRQ_TYPE_EDGE_RISING
| IRQ_TYPE_EDGE_FALLING
))
462 set_irq_handler(irq
, handle_edge_irq
);
464 set_irq_handler(irq
, handle_level_irq
);
470 int bfin_gpio_set_wake(unsigned int irq
, unsigned int state
)
472 unsigned gpio
= irq_to_gpio(irq
);
475 gpio_pm_wakeup_request(gpio
, PM_WAKE_IGNORE
);
477 gpio_pm_wakeup_free(gpio
);
483 static struct irq_chip bfin_gpio_irqchip
= {
484 .ack
= bfin_gpio_ack_irq
,
485 .mask
= bfin_gpio_mask_irq
,
486 .mask_ack
= bfin_gpio_mask_ack_irq
,
487 .unmask
= bfin_gpio_unmask_irq
,
488 .set_type
= bfin_gpio_irq_type
,
489 .startup
= bfin_gpio_irq_startup
,
490 .shutdown
= bfin_gpio_irq_shutdown
,
492 .set_wake
= bfin_gpio_set_wake
,
496 static void bfin_demux_gpio_irq(unsigned int inta_irq
,
497 struct irq_desc
*desc
)
499 unsigned int i
, gpio
, mask
, irq
, search
= 0;
502 #if defined(CONFIG_BF53x)
507 # if defined(BF537_FAMILY) && !(defined(CONFIG_BFIN_MAC) || defined(CONFIG_BFIN_MAC_MODULE))
512 #elif defined(CONFIG_BF52x)
522 #elif defined(CONFIG_BF561)
539 for (i
= 0; i
< MAX_BLACKFIN_GPIOS
; i
+= GPIO_BANKSIZE
) {
542 mask
= get_gpiop_data(i
) &
543 (gpio_enabled
[gpio_bank(i
)] &
548 desc
= irq_desc
+ irq
;
549 desc
->handle_irq(irq
, desc
);
556 gpio
= irq_to_gpio(irq
);
557 mask
= get_gpiop_data(gpio
) &
558 (gpio_enabled
[gpio_bank(gpio
)] &
559 get_gpiop_maska(gpio
));
563 desc
= irq_desc
+ irq
;
564 desc
->handle_irq(irq
, desc
);
573 #else /* CONFIG_BF54x */
575 #define NR_PINT_SYS_IRQS 4
576 #define NR_PINT_BITS 32
578 #define IRQ_NOT_AVAIL 0xFF
580 #define PINT_2_BANK(x) ((x) >> 5)
581 #define PINT_2_BIT(x) ((x) & 0x1F)
582 #define PINT_BIT(x) (1 << (PINT_2_BIT(x)))
584 static unsigned char irq2pint_lut
[NR_PINTS
];
585 static unsigned char pint2irq_lut
[NR_PINT_SYS_IRQS
* NR_PINT_BITS
];
587 static unsigned int gpio_both_edge_triggered
[NR_PINT_SYS_IRQS
];
588 static unsigned short gpio_enabled
[gpio_bank(MAX_BLACKFIN_GPIOS
)];
592 unsigned int mask_set
;
593 unsigned int mask_clear
;
594 unsigned int request
;
596 unsigned int edge_set
;
597 unsigned int edge_clear
;
598 unsigned int invert_set
;
599 unsigned int invert_clear
;
600 unsigned int pinstate
;
604 static struct pin_int_t
*pint
[NR_PINT_SYS_IRQS
] = {
605 (struct pin_int_t
*)PINT0_MASK_SET
,
606 (struct pin_int_t
*)PINT1_MASK_SET
,
607 (struct pin_int_t
*)PINT2_MASK_SET
,
608 (struct pin_int_t
*)PINT3_MASK_SET
,
611 unsigned short get_irq_base(u8 bank
, u8 bmap
)
616 if (bank
< 2) { /*PA-PB */
617 irq_base
= IRQ_PA0
+ bmap
* 16;
619 irq_base
= IRQ_PC0
+ bmap
* 16;
626 /* Whenever PINTx_ASSIGN is altered init_pint_lut() must be executed! */
627 void init_pint_lut(void)
629 u16 bank
, bit
, irq_base
, bit_pos
;
633 memset(irq2pint_lut
, IRQ_NOT_AVAIL
, sizeof(irq2pint_lut
));
635 for (bank
= 0; bank
< NR_PINT_SYS_IRQS
; bank
++) {
637 pint_assign
= pint
[bank
]->assign
;
639 for (bit
= 0; bit
< NR_PINT_BITS
; bit
++) {
641 bmap
= (pint_assign
>> ((bit
/ 8) * 8)) & 0xFF;
643 irq_base
= get_irq_base(bank
, bmap
);
645 irq_base
+= (bit
% 8) + ((bit
/ 8) & 1 ? 8 : 0);
646 bit_pos
= bit
+ bank
* NR_PINT_BITS
;
648 pint2irq_lut
[bit_pos
] = irq_base
- SYS_IRQS
;
649 irq2pint_lut
[irq_base
- SYS_IRQS
] = bit_pos
;
657 static void bfin_gpio_ack_irq(unsigned int irq
)
659 u8 pint_val
= irq2pint_lut
[irq
- SYS_IRQS
];
660 u32 pintbit
= PINT_BIT(pint_val
);
661 u8 bank
= PINT_2_BANK(pint_val
);
663 if (unlikely(gpio_both_edge_triggered
[bank
] & pintbit
)) {
664 if (pint
[bank
]->invert_set
& pintbit
)
665 pint
[bank
]->invert_clear
= pintbit
;
667 pint
[bank
]->invert_set
= pintbit
;
669 pint
[bank
]->request
= pintbit
;
674 static void bfin_gpio_mask_ack_irq(unsigned int irq
)
676 u8 pint_val
= irq2pint_lut
[irq
- SYS_IRQS
];
677 u32 pintbit
= PINT_BIT(pint_val
);
678 u8 bank
= PINT_2_BANK(pint_val
);
680 if (unlikely(gpio_both_edge_triggered
[bank
] & pintbit
)) {
681 if (pint
[bank
]->invert_set
& pintbit
)
682 pint
[bank
]->invert_clear
= pintbit
;
684 pint
[bank
]->invert_set
= pintbit
;
687 pint
[bank
]->request
= pintbit
;
688 pint
[bank
]->mask_clear
= pintbit
;
692 static void bfin_gpio_mask_irq(unsigned int irq
)
694 u8 pint_val
= irq2pint_lut
[irq
- SYS_IRQS
];
696 pint
[PINT_2_BANK(pint_val
)]->mask_clear
= PINT_BIT(pint_val
);
700 static void bfin_gpio_unmask_irq(unsigned int irq
)
702 u8 pint_val
= irq2pint_lut
[irq
- SYS_IRQS
];
703 u32 pintbit
= PINT_BIT(pint_val
);
704 u8 bank
= PINT_2_BANK(pint_val
);
706 pint
[bank
]->request
= pintbit
;
707 pint
[bank
]->mask_set
= pintbit
;
711 static unsigned int bfin_gpio_irq_startup(unsigned int irq
)
715 u16 gpionr
= irq_to_gpio(irq
);
716 u8 pint_val
= irq2pint_lut
[irq
- SYS_IRQS
];
718 if (pint_val
== IRQ_NOT_AVAIL
) {
720 "GPIO IRQ %d :Not in PINT Assign table "
721 "Reconfigure Interrupt to Port Assignemt\n", irq
);
725 if (!(gpio_enabled
[gpio_bank(gpionr
)] & gpio_bit(gpionr
))) {
726 snprintf(buf
, sizeof buf
, "IRQ %d", irq
);
727 ret
= gpio_request(gpionr
, buf
);
732 gpio_enabled
[gpio_bank(gpionr
)] |= gpio_bit(gpionr
);
733 bfin_gpio_unmask_irq(irq
);
738 static void bfin_gpio_irq_shutdown(unsigned int irq
)
740 u16 gpionr
= irq_to_gpio(irq
);
742 bfin_gpio_mask_irq(irq
);
744 gpio_enabled
[gpio_bank(gpionr
)] &= ~gpio_bit(gpionr
);
747 static int bfin_gpio_irq_type(unsigned int irq
, unsigned int type
)
752 u16 gpionr
= irq_to_gpio(irq
);
753 u8 pint_val
= irq2pint_lut
[irq
- SYS_IRQS
];
754 u32 pintbit
= PINT_BIT(pint_val
);
755 u8 bank
= PINT_2_BANK(pint_val
);
757 if (pint_val
== IRQ_NOT_AVAIL
)
760 if (type
== IRQ_TYPE_PROBE
) {
761 /* only probe unenabled GPIO interrupt lines */
762 if (gpio_enabled
[gpio_bank(gpionr
)] & gpio_bit(gpionr
))
764 type
= IRQ_TYPE_EDGE_RISING
| IRQ_TYPE_EDGE_FALLING
;
767 if (type
& (IRQ_TYPE_EDGE_RISING
| IRQ_TYPE_EDGE_FALLING
|
768 IRQ_TYPE_LEVEL_HIGH
| IRQ_TYPE_LEVEL_LOW
)) {
769 if (!(gpio_enabled
[gpio_bank(gpionr
)] & gpio_bit(gpionr
))) {
770 snprintf(buf
, sizeof buf
, "IRQ %d", irq
);
771 ret
= gpio_request(gpionr
, buf
);
776 gpio_enabled
[gpio_bank(gpionr
)] |= gpio_bit(gpionr
);
778 gpio_enabled
[gpio_bank(gpionr
)] &= ~gpio_bit(gpionr
);
782 gpio_direction_input(gpionr
);
784 if ((type
& (IRQ_TYPE_EDGE_FALLING
| IRQ_TYPE_LEVEL_LOW
)))
785 pint
[bank
]->invert_set
= pintbit
; /* low or falling edge denoted by one */
787 pint
[bank
]->invert_clear
= pintbit
; /* high or rising edge denoted by zero */
789 if ((type
& (IRQ_TYPE_EDGE_RISING
| IRQ_TYPE_EDGE_FALLING
))
790 == (IRQ_TYPE_EDGE_RISING
| IRQ_TYPE_EDGE_FALLING
)) {
792 gpio_both_edge_triggered
[bank
] |= pintbit
;
794 if (gpio_get_value(gpionr
))
795 pint
[bank
]->invert_set
= pintbit
;
797 pint
[bank
]->invert_clear
= pintbit
;
799 gpio_both_edge_triggered
[bank
] &= ~pintbit
;
802 if (type
& (IRQ_TYPE_EDGE_RISING
| IRQ_TYPE_EDGE_FALLING
)) {
803 pint
[bank
]->edge_set
= pintbit
;
804 set_irq_handler(irq
, handle_edge_irq
);
806 pint
[bank
]->edge_clear
= pintbit
;
807 set_irq_handler(irq
, handle_level_irq
);
816 u32 pint_saved_masks
[NR_PINT_SYS_IRQS
];
817 u32 pint_wakeup_masks
[NR_PINT_SYS_IRQS
];
819 int bfin_gpio_set_wake(unsigned int irq
, unsigned int state
)
822 u8 pint_val
= irq2pint_lut
[irq
- SYS_IRQS
];
823 u32 bank
= PINT_2_BANK(pint_val
);
824 u32 pintbit
= PINT_BIT(pint_val
);
828 pint_irq
= IRQ_PINT0
;
831 pint_irq
= IRQ_PINT2
;
834 pint_irq
= IRQ_PINT3
;
837 pint_irq
= IRQ_PINT1
;
843 bfin_internal_set_wake(pint_irq
, state
);
846 pint_wakeup_masks
[bank
] |= pintbit
;
848 pint_wakeup_masks
[bank
] &= ~pintbit
;
853 u32
bfin_pm_setup(void)
857 for (i
= 0; i
< NR_PINT_SYS_IRQS
; i
++) {
858 val
= pint
[i
]->mask_clear
;
859 pint_saved_masks
[i
] = val
;
860 if (val
^ pint_wakeup_masks
[i
]) {
861 pint
[i
]->mask_clear
= val
;
862 pint
[i
]->mask_set
= pint_wakeup_masks
[i
];
869 void bfin_pm_restore(void)
873 for (i
= 0; i
< NR_PINT_SYS_IRQS
; i
++) {
874 val
= pint_saved_masks
[i
];
875 if (val
^ pint_wakeup_masks
[i
]) {
876 pint
[i
]->mask_clear
= pint
[i
]->mask_clear
;
877 pint
[i
]->mask_set
= val
;
883 static struct irq_chip bfin_gpio_irqchip
= {
884 .ack
= bfin_gpio_ack_irq
,
885 .mask
= bfin_gpio_mask_irq
,
886 .mask_ack
= bfin_gpio_mask_ack_irq
,
887 .unmask
= bfin_gpio_unmask_irq
,
888 .set_type
= bfin_gpio_irq_type
,
889 .startup
= bfin_gpio_irq_startup
,
890 .shutdown
= bfin_gpio_irq_shutdown
,
892 .set_wake
= bfin_gpio_set_wake
,
896 static void bfin_demux_gpio_irq(unsigned int inta_irq
,
897 struct irq_desc
*desc
)
919 pint_val
= bank
* NR_PINT_BITS
;
921 request
= pint
[bank
]->request
;
925 irq
= pint2irq_lut
[pint_val
] + SYS_IRQS
;
926 desc
= irq_desc
+ irq
;
927 desc
->handle_irq(irq
, desc
);
936 void __init
init_exception_vectors(void)
940 /* cannot program in software:
941 * evt0 - emulation (jtag)
944 bfin_write_EVT2(evt_nmi
);
945 bfin_write_EVT3(trap
);
946 bfin_write_EVT5(evt_ivhw
);
947 bfin_write_EVT6(evt_timer
);
948 bfin_write_EVT7(evt_evt7
);
949 bfin_write_EVT8(evt_evt8
);
950 bfin_write_EVT9(evt_evt9
);
951 bfin_write_EVT10(evt_evt10
);
952 bfin_write_EVT11(evt_evt11
);
953 bfin_write_EVT12(evt_evt12
);
954 bfin_write_EVT13(evt_evt13
);
955 bfin_write_EVT14(evt14_softirq
);
956 bfin_write_EVT15(evt_system_call
);
961 * This function should be called during kernel startup to initialize
962 * the BFin IRQ handling routines.
964 int __init
init_arch_irq(void)
967 unsigned long ilat
= 0;
968 /* Disable all the peripheral intrs - page 4-29 HW Ref manual */
969 #if defined(CONFIG_BF54x) || defined(CONFIG_BF52x) || defined(CONFIG_BF561)
970 bfin_write_SIC_IMASK0(SIC_UNMASK_ALL
);
971 bfin_write_SIC_IMASK1(SIC_UNMASK_ALL
);
972 bfin_write_SIC_IWR0(IWR_ENABLE_ALL
);
973 bfin_write_SIC_IWR1(IWR_ENABLE_ALL
);
975 bfin_write_SIC_IMASK2(SIC_UNMASK_ALL
);
976 bfin_write_SIC_IWR2(IWR_ENABLE_ALL
);
979 bfin_write_SIC_IMASK(SIC_UNMASK_ALL
);
980 bfin_write_SIC_IWR(IWR_ENABLE_ALL
);
986 init_exception_buff();
989 # ifdef CONFIG_PINTx_REASSIGN
990 pint
[0]->assign
= CONFIG_PINT0_ASSIGN
;
991 pint
[1]->assign
= CONFIG_PINT1_ASSIGN
;
992 pint
[2]->assign
= CONFIG_PINT2_ASSIGN
;
993 pint
[3]->assign
= CONFIG_PINT3_ASSIGN
;
995 /* Whenever PINTx_ASSIGN is altered init_pint_lut() must be executed! */
999 for (irq
= 0; irq
<= SYS_IRQS
; irq
++) {
1000 if (irq
<= IRQ_CORETMR
)
1001 set_irq_chip(irq
, &bfin_core_irqchip
);
1003 set_irq_chip(irq
, &bfin_internal_irqchip
);
1004 #ifdef BF537_GENERIC_ERROR_INT_DEMUX
1005 if (irq
!= IRQ_GENERIC_ERROR
) {
1009 #if defined(CONFIG_BF53x)
1011 set_irq_chained_handler(irq
,
1012 bfin_demux_gpio_irq
);
1014 # if defined(BF537_FAMILY) && !(defined(CONFIG_BFIN_MAC) || defined(CONFIG_BFIN_MAC_MODULE))
1016 set_irq_chained_handler(irq
,
1017 bfin_demux_gpio_irq
);
1020 #elif defined(CONFIG_BF54x)
1022 set_irq_chained_handler(irq
,
1023 bfin_demux_gpio_irq
);
1026 set_irq_chained_handler(irq
,
1027 bfin_demux_gpio_irq
);
1030 set_irq_chained_handler(irq
,
1031 bfin_demux_gpio_irq
);
1034 set_irq_chained_handler(irq
,
1035 bfin_demux_gpio_irq
);
1037 #elif defined(CONFIG_BF52x)
1038 case IRQ_PORTF_INTA
:
1039 set_irq_chained_handler(irq
,
1040 bfin_demux_gpio_irq
);
1042 case IRQ_PORTG_INTA
:
1043 set_irq_chained_handler(irq
,
1044 bfin_demux_gpio_irq
);
1046 case IRQ_PORTH_INTA
:
1047 set_irq_chained_handler(irq
,
1048 bfin_demux_gpio_irq
);
1050 #elif defined(CONFIG_BF561)
1051 case IRQ_PROG0_INTA
:
1052 set_irq_chained_handler(irq
,
1053 bfin_demux_gpio_irq
);
1055 case IRQ_PROG1_INTA
:
1056 set_irq_chained_handler(irq
,
1057 bfin_demux_gpio_irq
);
1059 case IRQ_PROG2_INTA
:
1060 set_irq_chained_handler(irq
,
1061 bfin_demux_gpio_irq
);
1065 set_irq_handler(irq
, handle_simple_irq
);
1069 #ifdef BF537_GENERIC_ERROR_INT_DEMUX
1071 set_irq_handler(irq
, bfin_demux_error_irq
);
1075 #ifdef BF537_GENERIC_ERROR_INT_DEMUX
1076 for (irq
= IRQ_PPI_ERROR
; irq
<= IRQ_UART1_ERROR
; irq
++) {
1077 set_irq_chip(irq
, &bfin_generic_error_irqchip
);
1078 set_irq_handler(irq
, handle_level_irq
);
1082 for (irq
= GPIO_IRQ_BASE
; irq
< NR_IRQS
; irq
++) {
1084 set_irq_chip(irq
, &bfin_gpio_irqchip
);
1085 /* if configured as edge, then will be changed to do_edge_IRQ */
1086 set_irq_handler(irq
, handle_level_irq
);
1089 bfin_write_IMASK(0);
1091 ilat
= bfin_read_ILAT();
1093 bfin_write_ILAT(ilat
);
1096 printk(KERN_INFO
"Configuring Blackfin Priority Driven Interrupts\n");
1097 /* IMASK=xxx is equivalent to STI xx or irq_flags=xx,
1098 * local_irq_enable()
1101 /* Therefore it's better to setup IARs before interrupts enabled */
1104 /* Enable interrupts IVG7-15 */
1105 irq_flags
= irq_flags
| IMASK_IVG15
|
1106 IMASK_IVG14
| IMASK_IVG13
| IMASK_IVG12
| IMASK_IVG11
|
1107 IMASK_IVG10
| IMASK_IVG9
| IMASK_IVG8
| IMASK_IVG7
| IMASK_IVGHW
;
1112 #ifdef CONFIG_DO_IRQ_L1
1113 __attribute__((l1_text
))
1115 void do_irq(int vec
, struct pt_regs
*fp
)
1117 if (vec
== EVT_IVTMR_P
) {
1120 struct ivgx
*ivg
= ivg7_13
[vec
- IVG7
].ifirst
;
1121 struct ivgx
*ivg_stop
= ivg7_13
[vec
- IVG7
].istop
;
1122 #if defined(CONFIG_BF54x) || defined(CONFIG_BF52x) || defined(CONFIG_BF561)
1123 unsigned long sic_status
[3];
1126 sic_status
[0] = bfin_read_SIC_ISR0() & bfin_read_SIC_IMASK0();
1127 sic_status
[1] = bfin_read_SIC_ISR1() & bfin_read_SIC_IMASK1();
1129 sic_status
[2] = bfin_read_SIC_ISR2() & bfin_read_SIC_IMASK2();
1132 if (ivg
>= ivg_stop
) {
1133 atomic_inc(&num_spurious
);
1136 if (sic_status
[(ivg
->irqno
- IVG7
) / 32] & ivg
->isrflag
)
1140 unsigned long sic_status
;
1142 sic_status
= bfin_read_SIC_IMASK() & bfin_read_SIC_ISR();
1145 if (ivg
>= ivg_stop
) {
1146 atomic_inc(&num_spurious
);
1148 } else if (sic_status
& ivg
->isrflag
)
1154 asm_do_IRQ(vec
, fp
);
1157 kgdb_process_breakpoint();