2 * linux/arch/arm/common/gic.c
4 * Copyright (C) 2002 ARM Limited, All Rights Reserved.
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
10 * Interrupt architecture for the GIC:
12 * o There is one Interrupt Distributor, which receives interrupts
13 * from system devices and sends them to the Interrupt Controllers.
15 * o There is one CPU Interface per CPU, which sends interrupts sent
16 * by the Distributor, and interrupts generated locally, to the
17 * associated CPU. The base address of the CPU interface is usually
18 * aliased so that the same address points to different chips depending
19 * on the CPU it is accessed from.
21 * Note that IRQs 0-31 are special - they are local to each CPU.
22 * As such, the enable set/clear, pending set/clear and active bit
23 * registers are banked per-cpu for these sources.
25 #include <linux/init.h>
26 #include <linux/kernel.h>
27 #include <linux/err.h>
28 #include <linux/module.h>
29 #include <linux/list.h>
30 #include <linux/smp.h>
31 #include <linux/cpu_pm.h>
32 #include <linux/cpumask.h>
35 #include <linux/of_address.h>
36 #include <linux/of_irq.h>
37 #include <linux/irqdomain.h>
38 #include <linux/interrupt.h>
39 #include <linux/percpu.h>
40 #include <linux/slab.h>
43 #include <asm/exception.h>
44 #include <asm/smp_plat.h>
45 #include <asm/mach/irq.h>
46 #include <asm/hardware/gic.h>
49 void __iomem
*common_base
;
50 void __percpu __iomem
**percpu_base
;
53 struct gic_chip_data
{
54 unsigned int irq_offset
;
55 union gic_base dist_base
;
56 union gic_base cpu_base
;
58 u32 saved_spi_enable
[DIV_ROUND_UP(1020, 32)];
59 u32 saved_spi_conf
[DIV_ROUND_UP(1020, 16)];
60 u32 saved_spi_target
[DIV_ROUND_UP(1020, 4)];
61 u32 __percpu
*saved_ppi_enable
;
62 u32 __percpu
*saved_ppi_conf
;
64 #ifdef CONFIG_IRQ_DOMAIN
65 struct irq_domain domain
;
67 unsigned int gic_irqs
;
68 #ifdef CONFIG_GIC_NON_BANKED
69 void __iomem
*(*get_base
)(union gic_base
*);
73 static DEFINE_RAW_SPINLOCK(irq_controller_lock
);
76 * Supported arch specific GIC irq extension.
77 * Default make them NULL.
79 struct irq_chip gic_arch_extn
= {
83 .irq_retrigger
= NULL
,
92 static struct gic_chip_data gic_data
[MAX_GIC_NR
] __read_mostly
;
94 #ifdef CONFIG_GIC_NON_BANKED
95 static void __iomem
*gic_get_percpu_base(union gic_base
*base
)
97 return *__this_cpu_ptr(base
->percpu_base
);
100 static void __iomem
*gic_get_common_base(union gic_base
*base
)
102 return base
->common_base
;
105 static inline void __iomem
*gic_data_dist_base(struct gic_chip_data
*data
)
107 return data
->get_base(&data
->dist_base
);
110 static inline void __iomem
*gic_data_cpu_base(struct gic_chip_data
*data
)
112 return data
->get_base(&data
->cpu_base
);
115 static inline void gic_set_base_accessor(struct gic_chip_data
*data
,
116 void __iomem
*(*f
)(union gic_base
*))
121 #define gic_data_dist_base(d) ((d)->dist_base.common_base)
122 #define gic_data_cpu_base(d) ((d)->cpu_base.common_base)
123 #define gic_set_base_accessor(d,f)
126 static inline void __iomem
*gic_dist_base(struct irq_data
*d
)
128 struct gic_chip_data
*gic_data
= irq_data_get_irq_chip_data(d
);
129 return gic_data_dist_base(gic_data
);
132 static inline void __iomem
*gic_cpu_base(struct irq_data
*d
)
134 struct gic_chip_data
*gic_data
= irq_data_get_irq_chip_data(d
);
135 return gic_data_cpu_base(gic_data
);
138 static inline unsigned int gic_irq(struct irq_data
*d
)
144 * Routines to acknowledge, disable and enable interrupts
146 static void gic_mask_irq(struct irq_data
*d
)
148 u32 mask
= 1 << (gic_irq(d
) % 32);
150 raw_spin_lock(&irq_controller_lock
);
151 writel_relaxed(mask
, gic_dist_base(d
) + GIC_DIST_ENABLE_CLEAR
+ (gic_irq(d
) / 32) * 4);
152 if (gic_arch_extn
.irq_mask
)
153 gic_arch_extn
.irq_mask(d
);
154 raw_spin_unlock(&irq_controller_lock
);
157 static void gic_unmask_irq(struct irq_data
*d
)
159 u32 mask
= 1 << (gic_irq(d
) % 32);
161 raw_spin_lock(&irq_controller_lock
);
162 if (gic_arch_extn
.irq_unmask
)
163 gic_arch_extn
.irq_unmask(d
);
164 writel_relaxed(mask
, gic_dist_base(d
) + GIC_DIST_ENABLE_SET
+ (gic_irq(d
) / 32) * 4);
165 raw_spin_unlock(&irq_controller_lock
);
168 static void gic_eoi_irq(struct irq_data
*d
)
170 if (gic_arch_extn
.irq_eoi
) {
171 raw_spin_lock(&irq_controller_lock
);
172 gic_arch_extn
.irq_eoi(d
);
173 raw_spin_unlock(&irq_controller_lock
);
176 writel_relaxed(gic_irq(d
), gic_cpu_base(d
) + GIC_CPU_EOI
);
179 static int gic_set_type(struct irq_data
*d
, unsigned int type
)
181 void __iomem
*base
= gic_dist_base(d
);
182 unsigned int gicirq
= gic_irq(d
);
183 u32 enablemask
= 1 << (gicirq
% 32);
184 u32 enableoff
= (gicirq
/ 32) * 4;
185 u32 confmask
= 0x2 << ((gicirq
% 16) * 2);
186 u32 confoff
= (gicirq
/ 16) * 4;
187 bool enabled
= false;
190 /* Interrupt configuration for SGIs can't be changed */
194 if (type
!= IRQ_TYPE_LEVEL_HIGH
&& type
!= IRQ_TYPE_EDGE_RISING
)
197 raw_spin_lock(&irq_controller_lock
);
199 if (gic_arch_extn
.irq_set_type
)
200 gic_arch_extn
.irq_set_type(d
, type
);
202 val
= readl_relaxed(base
+ GIC_DIST_CONFIG
+ confoff
);
203 if (type
== IRQ_TYPE_LEVEL_HIGH
)
205 else if (type
== IRQ_TYPE_EDGE_RISING
)
209 * As recommended by the spec, disable the interrupt before changing
212 if (readl_relaxed(base
+ GIC_DIST_ENABLE_SET
+ enableoff
) & enablemask
) {
213 writel_relaxed(enablemask
, base
+ GIC_DIST_ENABLE_CLEAR
+ enableoff
);
217 writel_relaxed(val
, base
+ GIC_DIST_CONFIG
+ confoff
);
220 writel_relaxed(enablemask
, base
+ GIC_DIST_ENABLE_SET
+ enableoff
);
222 raw_spin_unlock(&irq_controller_lock
);
227 static int gic_retrigger(struct irq_data
*d
)
229 if (gic_arch_extn
.irq_retrigger
)
230 return gic_arch_extn
.irq_retrigger(d
);
236 static int gic_set_affinity(struct irq_data
*d
, const struct cpumask
*mask_val
,
239 void __iomem
*reg
= gic_dist_base(d
) + GIC_DIST_TARGET
+ (gic_irq(d
) & ~3);
240 unsigned int shift
= (gic_irq(d
) % 4) * 8;
241 unsigned int cpu
= cpumask_any_and(mask_val
, cpu_online_mask
);
244 if (cpu
>= 8 || cpu
>= nr_cpu_ids
)
247 mask
= 0xff << shift
;
248 bit
= 1 << (cpu_logical_map(cpu
) + shift
);
250 raw_spin_lock(&irq_controller_lock
);
251 val
= readl_relaxed(reg
) & ~mask
;
252 writel_relaxed(val
| bit
, reg
);
253 raw_spin_unlock(&irq_controller_lock
);
255 return IRQ_SET_MASK_OK
;
260 static int gic_set_wake(struct irq_data
*d
, unsigned int on
)
264 if (gic_arch_extn
.irq_set_wake
)
265 ret
= gic_arch_extn
.irq_set_wake(d
, on
);
271 #define gic_set_wake NULL
274 asmlinkage
void __exception_irq_entry
gic_handle_irq(struct pt_regs
*regs
)
277 struct gic_chip_data
*gic
= &gic_data
[0];
278 void __iomem
*cpu_base
= gic_data_cpu_base(gic
);
281 irqstat
= readl_relaxed(cpu_base
+ GIC_CPU_INTACK
);
282 irqnr
= irqstat
& ~0x1c00;
284 if (likely(irqnr
> 15 && irqnr
< 1021)) {
285 irqnr
= irq_domain_to_irq(&gic
->domain
, irqnr
);
286 handle_IRQ(irqnr
, regs
);
290 writel_relaxed(irqstat
, cpu_base
+ GIC_CPU_EOI
);
292 handle_IPI(irqnr
, regs
);
300 static void gic_handle_cascade_irq(unsigned int irq
, struct irq_desc
*desc
)
302 struct gic_chip_data
*chip_data
= irq_get_handler_data(irq
);
303 struct irq_chip
*chip
= irq_get_chip(irq
);
304 unsigned int cascade_irq
, gic_irq
;
305 unsigned long status
;
307 chained_irq_enter(chip
, desc
);
309 raw_spin_lock(&irq_controller_lock
);
310 status
= readl_relaxed(gic_data_cpu_base(chip_data
) + GIC_CPU_INTACK
);
311 raw_spin_unlock(&irq_controller_lock
);
313 gic_irq
= (status
& 0x3ff);
317 cascade_irq
= irq_domain_to_irq(&chip_data
->domain
, gic_irq
);
318 if (unlikely(gic_irq
< 32 || gic_irq
> 1020 || cascade_irq
>= NR_IRQS
))
319 do_bad_IRQ(cascade_irq
, desc
);
321 generic_handle_irq(cascade_irq
);
324 chained_irq_exit(chip
, desc
);
327 static struct irq_chip gic_chip
= {
329 .irq_mask
= gic_mask_irq
,
330 .irq_unmask
= gic_unmask_irq
,
331 .irq_eoi
= gic_eoi_irq
,
332 .irq_set_type
= gic_set_type
,
333 .irq_retrigger
= gic_retrigger
,
335 .irq_set_affinity
= gic_set_affinity
,
337 .irq_set_wake
= gic_set_wake
,
340 void __init
gic_cascade_irq(unsigned int gic_nr
, unsigned int irq
)
342 if (gic_nr
>= MAX_GIC_NR
)
344 if (irq_set_handler_data(irq
, &gic_data
[gic_nr
]) != 0)
346 irq_set_chained_handler(irq
, gic_handle_cascade_irq
);
349 static void __init
gic_dist_init(struct gic_chip_data
*gic
)
353 unsigned int gic_irqs
= gic
->gic_irqs
;
354 struct irq_domain
*domain
= &gic
->domain
;
355 void __iomem
*base
= gic_data_dist_base(gic
);
356 u32 cpu
= cpu_logical_map(smp_processor_id());
359 cpumask
|= cpumask
<< 8;
360 cpumask
|= cpumask
<< 16;
362 writel_relaxed(0, base
+ GIC_DIST_CTRL
);
365 * Set all global interrupts to be level triggered, active low.
367 for (i
= 32; i
< gic_irqs
; i
+= 16)
368 writel_relaxed(0, base
+ GIC_DIST_CONFIG
+ i
* 4 / 16);
371 * Set all global interrupts to this CPU only.
373 for (i
= 32; i
< gic_irqs
; i
+= 4)
374 writel_relaxed(cpumask
, base
+ GIC_DIST_TARGET
+ i
* 4 / 4);
377 * Set priority on all global interrupts.
379 for (i
= 32; i
< gic_irqs
; i
+= 4)
380 writel_relaxed(0xa0a0a0a0, base
+ GIC_DIST_PRI
+ i
* 4 / 4);
383 * Disable all interrupts. Leave the PPI and SGIs alone
384 * as these enables are banked registers.
386 for (i
= 32; i
< gic_irqs
; i
+= 32)
387 writel_relaxed(0xffffffff, base
+ GIC_DIST_ENABLE_CLEAR
+ i
* 4 / 32);
390 * Setup the Linux IRQ subsystem.
392 irq_domain_for_each_irq(domain
, i
, irq
) {
394 irq_set_percpu_devid(irq
);
395 irq_set_chip_and_handler(irq
, &gic_chip
,
396 handle_percpu_devid_irq
);
397 set_irq_flags(irq
, IRQF_VALID
| IRQF_NOAUTOEN
);
399 irq_set_chip_and_handler(irq
, &gic_chip
,
401 set_irq_flags(irq
, IRQF_VALID
| IRQF_PROBE
);
403 irq_set_chip_data(irq
, gic
);
406 writel_relaxed(1, base
+ GIC_DIST_CTRL
);
409 static void __cpuinit
gic_cpu_init(struct gic_chip_data
*gic
)
411 void __iomem
*dist_base
= gic_data_dist_base(gic
);
412 void __iomem
*base
= gic_data_cpu_base(gic
);
416 * Deal with the banked PPI and SGI interrupts - disable all
417 * PPI interrupts, ensure all SGI interrupts are enabled.
419 writel_relaxed(0xffff0000, dist_base
+ GIC_DIST_ENABLE_CLEAR
);
420 writel_relaxed(0x0000ffff, dist_base
+ GIC_DIST_ENABLE_SET
);
423 * Set priority on PPI and SGI interrupts
425 for (i
= 0; i
< 32; i
+= 4)
426 writel_relaxed(0xa0a0a0a0, dist_base
+ GIC_DIST_PRI
+ i
* 4 / 4);
428 writel_relaxed(0xf0, base
+ GIC_CPU_PRIMASK
);
429 writel_relaxed(1, base
+ GIC_CPU_CTRL
);
434 * Saves the GIC distributor registers during suspend or idle. Must be called
435 * with interrupts disabled but before powering down the GIC. After calling
436 * this function, no interrupts will be delivered by the GIC, and another
437 * platform-specific wakeup source must be enabled.
439 static void gic_dist_save(unsigned int gic_nr
)
441 unsigned int gic_irqs
;
442 void __iomem
*dist_base
;
445 if (gic_nr
>= MAX_GIC_NR
)
448 gic_irqs
= gic_data
[gic_nr
].gic_irqs
;
449 dist_base
= gic_data_dist_base(&gic_data
[gic_nr
]);
454 for (i
= 0; i
< DIV_ROUND_UP(gic_irqs
, 16); i
++)
455 gic_data
[gic_nr
].saved_spi_conf
[i
] =
456 readl_relaxed(dist_base
+ GIC_DIST_CONFIG
+ i
* 4);
458 for (i
= 0; i
< DIV_ROUND_UP(gic_irqs
, 4); i
++)
459 gic_data
[gic_nr
].saved_spi_target
[i
] =
460 readl_relaxed(dist_base
+ GIC_DIST_TARGET
+ i
* 4);
462 for (i
= 0; i
< DIV_ROUND_UP(gic_irqs
, 32); i
++)
463 gic_data
[gic_nr
].saved_spi_enable
[i
] =
464 readl_relaxed(dist_base
+ GIC_DIST_ENABLE_SET
+ i
* 4);
468 * Restores the GIC distributor registers during resume or when coming out of
469 * idle. Must be called before enabling interrupts. If a level interrupt
470 * that occured while the GIC was suspended is still present, it will be
471 * handled normally, but any edge interrupts that occured will not be seen by
472 * the GIC and need to be handled by the platform-specific wakeup source.
474 static void gic_dist_restore(unsigned int gic_nr
)
476 unsigned int gic_irqs
;
478 void __iomem
*dist_base
;
480 if (gic_nr
>= MAX_GIC_NR
)
483 gic_irqs
= gic_data
[gic_nr
].gic_irqs
;
484 dist_base
= gic_data_dist_base(&gic_data
[gic_nr
]);
489 writel_relaxed(0, dist_base
+ GIC_DIST_CTRL
);
491 for (i
= 0; i
< DIV_ROUND_UP(gic_irqs
, 16); i
++)
492 writel_relaxed(gic_data
[gic_nr
].saved_spi_conf
[i
],
493 dist_base
+ GIC_DIST_CONFIG
+ i
* 4);
495 for (i
= 0; i
< DIV_ROUND_UP(gic_irqs
, 4); i
++)
496 writel_relaxed(0xa0a0a0a0,
497 dist_base
+ GIC_DIST_PRI
+ i
* 4);
499 for (i
= 0; i
< DIV_ROUND_UP(gic_irqs
, 4); i
++)
500 writel_relaxed(gic_data
[gic_nr
].saved_spi_target
[i
],
501 dist_base
+ GIC_DIST_TARGET
+ i
* 4);
503 for (i
= 0; i
< DIV_ROUND_UP(gic_irqs
, 32); i
++)
504 writel_relaxed(gic_data
[gic_nr
].saved_spi_enable
[i
],
505 dist_base
+ GIC_DIST_ENABLE_SET
+ i
* 4);
507 writel_relaxed(1, dist_base
+ GIC_DIST_CTRL
);
510 static void gic_cpu_save(unsigned int gic_nr
)
514 void __iomem
*dist_base
;
515 void __iomem
*cpu_base
;
517 if (gic_nr
>= MAX_GIC_NR
)
520 dist_base
= gic_data_dist_base(&gic_data
[gic_nr
]);
521 cpu_base
= gic_data_cpu_base(&gic_data
[gic_nr
]);
523 if (!dist_base
|| !cpu_base
)
526 ptr
= __this_cpu_ptr(gic_data
[gic_nr
].saved_ppi_enable
);
527 for (i
= 0; i
< DIV_ROUND_UP(32, 32); i
++)
528 ptr
[i
] = readl_relaxed(dist_base
+ GIC_DIST_ENABLE_SET
+ i
* 4);
530 ptr
= __this_cpu_ptr(gic_data
[gic_nr
].saved_ppi_conf
);
531 for (i
= 0; i
< DIV_ROUND_UP(32, 16); i
++)
532 ptr
[i
] = readl_relaxed(dist_base
+ GIC_DIST_CONFIG
+ i
* 4);
536 static void gic_cpu_restore(unsigned int gic_nr
)
540 void __iomem
*dist_base
;
541 void __iomem
*cpu_base
;
543 if (gic_nr
>= MAX_GIC_NR
)
546 dist_base
= gic_data_dist_base(&gic_data
[gic_nr
]);
547 cpu_base
= gic_data_cpu_base(&gic_data
[gic_nr
]);
549 if (!dist_base
|| !cpu_base
)
552 ptr
= __this_cpu_ptr(gic_data
[gic_nr
].saved_ppi_enable
);
553 for (i
= 0; i
< DIV_ROUND_UP(32, 32); i
++)
554 writel_relaxed(ptr
[i
], dist_base
+ GIC_DIST_ENABLE_SET
+ i
* 4);
556 ptr
= __this_cpu_ptr(gic_data
[gic_nr
].saved_ppi_conf
);
557 for (i
= 0; i
< DIV_ROUND_UP(32, 16); i
++)
558 writel_relaxed(ptr
[i
], dist_base
+ GIC_DIST_CONFIG
+ i
* 4);
560 for (i
= 0; i
< DIV_ROUND_UP(32, 4); i
++)
561 writel_relaxed(0xa0a0a0a0, dist_base
+ GIC_DIST_PRI
+ i
* 4);
563 writel_relaxed(0xf0, cpu_base
+ GIC_CPU_PRIMASK
);
564 writel_relaxed(1, cpu_base
+ GIC_CPU_CTRL
);
567 static int gic_notifier(struct notifier_block
*self
, unsigned long cmd
, void *v
)
571 for (i
= 0; i
< MAX_GIC_NR
; i
++) {
572 #ifdef CONFIG_GIC_NON_BANKED
573 /* Skip over unused GICs */
574 if (!gic_data
[i
].get_base
)
581 case CPU_PM_ENTER_FAILED
:
585 case CPU_CLUSTER_PM_ENTER
:
588 case CPU_CLUSTER_PM_ENTER_FAILED
:
589 case CPU_CLUSTER_PM_EXIT
:
598 static struct notifier_block gic_notifier_block
= {
599 .notifier_call
= gic_notifier
,
602 static void __init
gic_pm_init(struct gic_chip_data
*gic
)
604 gic
->saved_ppi_enable
= __alloc_percpu(DIV_ROUND_UP(32, 32) * 4,
606 BUG_ON(!gic
->saved_ppi_enable
);
608 gic
->saved_ppi_conf
= __alloc_percpu(DIV_ROUND_UP(32, 16) * 4,
610 BUG_ON(!gic
->saved_ppi_conf
);
612 if (gic
== &gic_data
[0])
613 cpu_pm_register_notifier(&gic_notifier_block
);
616 static void __init
gic_pm_init(struct gic_chip_data
*gic
)
622 static int gic_irq_domain_dt_translate(struct irq_domain
*d
,
623 struct device_node
*controller
,
624 const u32
*intspec
, unsigned int intsize
,
625 unsigned long *out_hwirq
, unsigned int *out_type
)
627 if (d
->of_node
!= controller
)
632 /* Get the interrupt number and add 16 to skip over SGIs */
633 *out_hwirq
= intspec
[1] + 16;
635 /* For SPIs, we need to add 16 more to get the GIC irq ID number */
639 *out_type
= intspec
[2] & IRQ_TYPE_SENSE_MASK
;
644 const struct irq_domain_ops gic_irq_domain_ops
= {
646 .dt_translate
= gic_irq_domain_dt_translate
,
650 void __init
gic_init_bases(unsigned int gic_nr
, int irq_start
,
651 void __iomem
*dist_base
, void __iomem
*cpu_base
,
654 struct gic_chip_data
*gic
;
655 struct irq_domain
*domain
;
658 BUG_ON(gic_nr
>= MAX_GIC_NR
);
660 gic
= &gic_data
[gic_nr
];
661 domain
= &gic
->domain
;
662 #ifdef CONFIG_GIC_NON_BANKED
663 if (percpu_offset
) { /* Frankein-GIC without banked registers... */
666 gic
->dist_base
.percpu_base
= alloc_percpu(void __iomem
*);
667 gic
->cpu_base
.percpu_base
= alloc_percpu(void __iomem
*);
668 if (WARN_ON(!gic
->dist_base
.percpu_base
||
669 !gic
->cpu_base
.percpu_base
)) {
670 free_percpu(gic
->dist_base
.percpu_base
);
671 free_percpu(gic
->cpu_base
.percpu_base
);
675 for_each_possible_cpu(cpu
) {
676 unsigned long offset
= percpu_offset
* cpu_logical_map(cpu
);
677 *per_cpu_ptr(gic
->dist_base
.percpu_base
, cpu
) = dist_base
+ offset
;
678 *per_cpu_ptr(gic
->cpu_base
.percpu_base
, cpu
) = cpu_base
+ offset
;
681 gic_set_base_accessor(gic
, gic_get_percpu_base
);
684 { /* Normal, sane GIC... */
686 "GIC_NON_BANKED not enabled, ignoring %08x offset!",
688 gic
->dist_base
.common_base
= dist_base
;
689 gic
->cpu_base
.common_base
= cpu_base
;
690 gic_set_base_accessor(gic
, gic_get_common_base
);
694 * For primary GICs, skip over SGIs.
695 * For secondary GICs, skip over PPIs, too.
697 domain
->hwirq_base
= 32;
699 if ((irq_start
& 31) > 0) {
700 domain
->hwirq_base
= 16;
702 irq_start
= (irq_start
& ~31) + 16;
707 * Find out how many interrupts are supported.
708 * The GIC only supports up to 1020 interrupt sources.
710 gic_irqs
= readl_relaxed(gic_data_dist_base(gic
) + GIC_DIST_CTR
) & 0x1f;
711 gic_irqs
= (gic_irqs
+ 1) * 32;
714 gic
->gic_irqs
= gic_irqs
;
716 domain
->nr_irq
= gic_irqs
- domain
->hwirq_base
;
717 domain
->irq_base
= irq_alloc_descs(irq_start
, 16, domain
->nr_irq
,
719 if (IS_ERR_VALUE(domain
->irq_base
)) {
720 WARN(1, "Cannot allocate irq_descs @ IRQ%d, assuming pre-allocated\n",
722 domain
->irq_base
= irq_start
;
725 domain
->ops
= &gic_irq_domain_ops
;
726 irq_domain_add(domain
);
728 gic_chip
.flags
|= gic_arch_extn
.flags
;
734 void __cpuinit
gic_secondary_init(unsigned int gic_nr
)
736 BUG_ON(gic_nr
>= MAX_GIC_NR
);
738 gic_cpu_init(&gic_data
[gic_nr
]);
742 void gic_raise_softirq(const struct cpumask
*mask
, unsigned int irq
)
745 unsigned long map
= 0;
747 /* Convert our logical CPU mask into a physical one. */
748 for_each_cpu(cpu
, mask
)
749 map
|= 1 << cpu_logical_map(cpu
);
752 * Ensure that stores to Normal memory are visible to the
753 * other CPUs before issuing the IPI.
757 /* this always happens on GIC0 */
758 writel_relaxed(map
<< 16 | irq
, gic_data_dist_base(&gic_data
[0]) + GIC_DIST_SOFTINT
);
763 static int gic_cnt __initdata
= 0;
765 int __init
gic_of_init(struct device_node
*node
, struct device_node
*parent
)
767 void __iomem
*cpu_base
;
768 void __iomem
*dist_base
;
771 struct irq_domain
*domain
= &gic_data
[gic_cnt
].domain
;
776 dist_base
= of_iomap(node
, 0);
777 WARN(!dist_base
, "unable to map gic dist registers\n");
779 cpu_base
= of_iomap(node
, 1);
780 WARN(!cpu_base
, "unable to map gic cpu registers\n");
782 if (of_property_read_u32(node
, "cpu-offset", &percpu_offset
))
785 domain
->of_node
= of_node_get(node
);
787 gic_init_bases(gic_cnt
, -1, dist_base
, cpu_base
, percpu_offset
);
790 irq
= irq_of_parse_and_map(node
, 0);
791 gic_cascade_irq(gic_cnt
, irq
);