2 * TI DaVinci DM365 chip specific setup
4 * Copyright (C) 2009 Texas Instruments
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License as
8 * published by the Free Software Foundation version 2.
10 * This program is distributed "as is" WITHOUT ANY WARRANTY of any
11 * kind, whether express or implied; without even the implied warranty
12 * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
15 #include <linux/init.h>
16 #include <linux/clk.h>
17 #include <linux/serial_8250.h>
18 #include <linux/platform_device.h>
19 #include <linux/dma-mapping.h>
20 #include <linux/spi/spi.h>
22 #include <asm/mach/map.h>
24 #include <mach/dm365.h>
25 #include <mach/cputype.h>
26 #include <mach/edma.h>
29 #include <mach/irqs.h>
30 #include <mach/time.h>
31 #include <mach/serial.h>
32 #include <mach/common.h>
34 #include <mach/keyscan.h>
36 #include <mach/gpio-davinci.h>
41 #define DM365_REF_FREQ 24000000 /* 24 MHz on the DM365 EVM */
43 static struct pll_data pll1_data
= {
45 .phys_base
= DAVINCI_PLL1_BASE
,
46 .flags
= PLL_HAS_POSTDIV
| PLL_HAS_PREDIV
,
49 static struct pll_data pll2_data
= {
51 .phys_base
= DAVINCI_PLL2_BASE
,
52 .flags
= PLL_HAS_POSTDIV
| PLL_HAS_PREDIV
,
55 static struct clk ref_clk
= {
57 .rate
= DM365_REF_FREQ
,
60 static struct clk pll1_clk
= {
64 .pll_data
= &pll1_data
,
67 static struct clk pll1_aux_clk
= {
68 .name
= "pll1_aux_clk",
70 .flags
= CLK_PLL
| PRE_PLL
,
73 static struct clk pll1_sysclkbp
= {
74 .name
= "pll1_sysclkbp",
76 .flags
= CLK_PLL
| PRE_PLL
,
80 static struct clk clkout0_clk
= {
83 .flags
= CLK_PLL
| PRE_PLL
,
86 static struct clk pll1_sysclk1
= {
87 .name
= "pll1_sysclk1",
93 static struct clk pll1_sysclk2
= {
94 .name
= "pll1_sysclk2",
100 static struct clk pll1_sysclk3
= {
101 .name
= "pll1_sysclk3",
107 static struct clk pll1_sysclk4
= {
108 .name
= "pll1_sysclk4",
114 static struct clk pll1_sysclk5
= {
115 .name
= "pll1_sysclk5",
121 static struct clk pll1_sysclk6
= {
122 .name
= "pll1_sysclk6",
128 static struct clk pll1_sysclk7
= {
129 .name
= "pll1_sysclk7",
135 static struct clk pll1_sysclk8
= {
136 .name
= "pll1_sysclk8",
142 static struct clk pll1_sysclk9
= {
143 .name
= "pll1_sysclk9",
149 static struct clk pll2_clk
= {
153 .pll_data
= &pll2_data
,
156 static struct clk pll2_aux_clk
= {
157 .name
= "pll2_aux_clk",
159 .flags
= CLK_PLL
| PRE_PLL
,
162 static struct clk clkout1_clk
= {
165 .flags
= CLK_PLL
| PRE_PLL
,
168 static struct clk pll2_sysclk1
= {
169 .name
= "pll2_sysclk1",
175 static struct clk pll2_sysclk2
= {
176 .name
= "pll2_sysclk2",
182 static struct clk pll2_sysclk3
= {
183 .name
= "pll2_sysclk3",
189 static struct clk pll2_sysclk4
= {
190 .name
= "pll2_sysclk4",
196 static struct clk pll2_sysclk5
= {
197 .name
= "pll2_sysclk5",
203 static struct clk pll2_sysclk6
= {
204 .name
= "pll2_sysclk6",
210 static struct clk pll2_sysclk7
= {
211 .name
= "pll2_sysclk7",
217 static struct clk pll2_sysclk8
= {
218 .name
= "pll2_sysclk8",
224 static struct clk pll2_sysclk9
= {
225 .name
= "pll2_sysclk9",
231 static struct clk vpss_dac_clk
= {
233 .parent
= &pll1_sysclk3
,
234 .lpsc
= DM365_LPSC_DAC_CLK
,
237 static struct clk vpss_master_clk
= {
238 .name
= "vpss_master",
239 .parent
= &pll1_sysclk5
,
240 .lpsc
= DM365_LPSC_VPSSMSTR
,
244 static struct clk arm_clk
= {
246 .parent
= &pll2_sysclk2
,
247 .lpsc
= DAVINCI_LPSC_ARM
,
248 .flags
= ALWAYS_ENABLED
,
251 static struct clk uart0_clk
= {
253 .parent
= &pll1_aux_clk
,
254 .lpsc
= DAVINCI_LPSC_UART0
,
257 static struct clk uart1_clk
= {
259 .parent
= &pll1_sysclk4
,
260 .lpsc
= DAVINCI_LPSC_UART1
,
263 static struct clk i2c_clk
= {
265 .parent
= &pll1_aux_clk
,
266 .lpsc
= DAVINCI_LPSC_I2C
,
269 static struct clk mmcsd0_clk
= {
271 .parent
= &pll1_sysclk8
,
272 .lpsc
= DAVINCI_LPSC_MMC_SD
,
275 static struct clk mmcsd1_clk
= {
277 .parent
= &pll1_sysclk4
,
278 .lpsc
= DM365_LPSC_MMC_SD1
,
281 static struct clk spi0_clk
= {
283 .parent
= &pll1_sysclk4
,
284 .lpsc
= DAVINCI_LPSC_SPI
,
287 static struct clk spi1_clk
= {
289 .parent
= &pll1_sysclk4
,
290 .lpsc
= DM365_LPSC_SPI1
,
293 static struct clk spi2_clk
= {
295 .parent
= &pll1_sysclk4
,
296 .lpsc
= DM365_LPSC_SPI2
,
299 static struct clk spi3_clk
= {
301 .parent
= &pll1_sysclk4
,
302 .lpsc
= DM365_LPSC_SPI3
,
305 static struct clk spi4_clk
= {
307 .parent
= &pll1_aux_clk
,
308 .lpsc
= DM365_LPSC_SPI4
,
311 static struct clk gpio_clk
= {
313 .parent
= &pll1_sysclk4
,
314 .lpsc
= DAVINCI_LPSC_GPIO
,
317 static struct clk aemif_clk
= {
319 .parent
= &pll1_sysclk4
,
320 .lpsc
= DAVINCI_LPSC_AEMIF
,
323 static struct clk pwm0_clk
= {
325 .parent
= &pll1_aux_clk
,
326 .lpsc
= DAVINCI_LPSC_PWM0
,
329 static struct clk pwm1_clk
= {
331 .parent
= &pll1_aux_clk
,
332 .lpsc
= DAVINCI_LPSC_PWM1
,
335 static struct clk pwm2_clk
= {
337 .parent
= &pll1_aux_clk
,
338 .lpsc
= DAVINCI_LPSC_PWM2
,
341 static struct clk pwm3_clk
= {
344 .lpsc
= DM365_LPSC_PWM3
,
347 static struct clk timer0_clk
= {
349 .parent
= &pll1_aux_clk
,
350 .lpsc
= DAVINCI_LPSC_TIMER0
,
353 static struct clk timer1_clk
= {
355 .parent
= &pll1_aux_clk
,
356 .lpsc
= DAVINCI_LPSC_TIMER1
,
359 static struct clk timer2_clk
= {
361 .parent
= &pll1_aux_clk
,
362 .lpsc
= DAVINCI_LPSC_TIMER2
,
366 static struct clk timer3_clk
= {
368 .parent
= &pll1_aux_clk
,
369 .lpsc
= DM365_LPSC_TIMER3
,
372 static struct clk usb_clk
= {
374 .parent
= &pll1_aux_clk
,
375 .lpsc
= DAVINCI_LPSC_USB
,
378 static struct clk emac_clk
= {
380 .parent
= &pll1_sysclk4
,
381 .lpsc
= DM365_LPSC_EMAC
,
384 static struct clk voicecodec_clk
= {
385 .name
= "voice_codec",
386 .parent
= &pll2_sysclk4
,
387 .lpsc
= DM365_LPSC_VOICE_CODEC
,
390 static struct clk asp0_clk
= {
392 .parent
= &pll1_sysclk4
,
393 .lpsc
= DM365_LPSC_McBSP1
,
396 static struct clk rto_clk
= {
398 .parent
= &pll1_sysclk4
,
399 .lpsc
= DM365_LPSC_RTO
,
402 static struct clk mjcp_clk
= {
404 .parent
= &pll1_sysclk3
,
405 .lpsc
= DM365_LPSC_MJCP
,
408 static struct clk_lookup dm365_clks
[] = {
409 CLK(NULL
, "ref", &ref_clk
),
410 CLK(NULL
, "pll1", &pll1_clk
),
411 CLK(NULL
, "pll1_aux", &pll1_aux_clk
),
412 CLK(NULL
, "pll1_sysclkbp", &pll1_sysclkbp
),
413 CLK(NULL
, "clkout0", &clkout0_clk
),
414 CLK(NULL
, "pll1_sysclk1", &pll1_sysclk1
),
415 CLK(NULL
, "pll1_sysclk2", &pll1_sysclk2
),
416 CLK(NULL
, "pll1_sysclk3", &pll1_sysclk3
),
417 CLK(NULL
, "pll1_sysclk4", &pll1_sysclk4
),
418 CLK(NULL
, "pll1_sysclk5", &pll1_sysclk5
),
419 CLK(NULL
, "pll1_sysclk6", &pll1_sysclk6
),
420 CLK(NULL
, "pll1_sysclk7", &pll1_sysclk7
),
421 CLK(NULL
, "pll1_sysclk8", &pll1_sysclk8
),
422 CLK(NULL
, "pll1_sysclk9", &pll1_sysclk9
),
423 CLK(NULL
, "pll2", &pll2_clk
),
424 CLK(NULL
, "pll2_aux", &pll2_aux_clk
),
425 CLK(NULL
, "clkout1", &clkout1_clk
),
426 CLK(NULL
, "pll2_sysclk1", &pll2_sysclk1
),
427 CLK(NULL
, "pll2_sysclk2", &pll2_sysclk2
),
428 CLK(NULL
, "pll2_sysclk3", &pll2_sysclk3
),
429 CLK(NULL
, "pll2_sysclk4", &pll2_sysclk4
),
430 CLK(NULL
, "pll2_sysclk5", &pll2_sysclk5
),
431 CLK(NULL
, "pll2_sysclk6", &pll2_sysclk6
),
432 CLK(NULL
, "pll2_sysclk7", &pll2_sysclk7
),
433 CLK(NULL
, "pll2_sysclk8", &pll2_sysclk8
),
434 CLK(NULL
, "pll2_sysclk9", &pll2_sysclk9
),
435 CLK(NULL
, "vpss_dac", &vpss_dac_clk
),
436 CLK(NULL
, "vpss_master", &vpss_master_clk
),
437 CLK(NULL
, "arm", &arm_clk
),
438 CLK(NULL
, "uart0", &uart0_clk
),
439 CLK(NULL
, "uart1", &uart1_clk
),
440 CLK("i2c_davinci.1", NULL
, &i2c_clk
),
441 CLK("davinci_mmc.0", NULL
, &mmcsd0_clk
),
442 CLK("davinci_mmc.1", NULL
, &mmcsd1_clk
),
443 CLK("spi_davinci.0", NULL
, &spi0_clk
),
444 CLK("spi_davinci.1", NULL
, &spi1_clk
),
445 CLK("spi_davinci.2", NULL
, &spi2_clk
),
446 CLK("spi_davinci.3", NULL
, &spi3_clk
),
447 CLK("spi_davinci.4", NULL
, &spi4_clk
),
448 CLK(NULL
, "gpio", &gpio_clk
),
449 CLK(NULL
, "aemif", &aemif_clk
),
450 CLK(NULL
, "pwm0", &pwm0_clk
),
451 CLK(NULL
, "pwm1", &pwm1_clk
),
452 CLK(NULL
, "pwm2", &pwm2_clk
),
453 CLK(NULL
, "pwm3", &pwm3_clk
),
454 CLK(NULL
, "timer0", &timer0_clk
),
455 CLK(NULL
, "timer1", &timer1_clk
),
456 CLK("watchdog", NULL
, &timer2_clk
),
457 CLK(NULL
, "timer3", &timer3_clk
),
458 CLK(NULL
, "usb", &usb_clk
),
459 CLK("davinci_emac.1", NULL
, &emac_clk
),
460 CLK("davinci_voicecodec", NULL
, &voicecodec_clk
),
461 CLK("davinci-mcbsp", NULL
, &asp0_clk
),
462 CLK(NULL
, "rto", &rto_clk
),
463 CLK(NULL
, "mjcp", &mjcp_clk
),
464 CLK(NULL
, NULL
, NULL
),
467 /*----------------------------------------------------------------------*/
473 static const struct mux_config dm365_pins
[] = {
474 #ifdef CONFIG_DAVINCI_MUX
475 MUX_CFG(DM365
, MMCSD0
, 0, 24, 1, 0, false)
477 MUX_CFG(DM365
, SD1_CLK
, 0, 16, 3, 1, false)
478 MUX_CFG(DM365
, SD1_CMD
, 4, 30, 3, 1, false)
479 MUX_CFG(DM365
, SD1_DATA3
, 4, 28, 3, 1, false)
480 MUX_CFG(DM365
, SD1_DATA2
, 4, 26, 3, 1, false)
481 MUX_CFG(DM365
, SD1_DATA1
, 4, 24, 3, 1, false)
482 MUX_CFG(DM365
, SD1_DATA0
, 4, 22, 3, 1, false)
484 MUX_CFG(DM365
, I2C_SDA
, 3, 23, 3, 2, false)
485 MUX_CFG(DM365
, I2C_SCL
, 3, 21, 3, 2, false)
487 MUX_CFG(DM365
, AEMIF_AR_A14
, 2, 0, 3, 1, false)
488 MUX_CFG(DM365
, AEMIF_AR_BA0
, 2, 0, 3, 2, false)
489 MUX_CFG(DM365
, AEMIF_A3
, 2, 2, 3, 1, false)
490 MUX_CFG(DM365
, AEMIF_A7
, 2, 4, 3, 1, false)
491 MUX_CFG(DM365
, AEMIF_D15_8
, 2, 6, 1, 1, false)
492 MUX_CFG(DM365
, AEMIF_CE0
, 2, 7, 1, 0, false)
493 MUX_CFG(DM365
, AEMIF_CE1
, 2, 8, 1, 0, false)
494 MUX_CFG(DM365
, AEMIF_WE_OE
, 2, 9, 1, 0, false)
496 MUX_CFG(DM365
, MCBSP0_BDX
, 0, 23, 1, 1, false)
497 MUX_CFG(DM365
, MCBSP0_X
, 0, 22, 1, 1, false)
498 MUX_CFG(DM365
, MCBSP0_BFSX
, 0, 21, 1, 1, false)
499 MUX_CFG(DM365
, MCBSP0_BDR
, 0, 20, 1, 1, false)
500 MUX_CFG(DM365
, MCBSP0_R
, 0, 19, 1, 1, false)
501 MUX_CFG(DM365
, MCBSP0_BFSR
, 0, 18, 1, 1, false)
503 MUX_CFG(DM365
, SPI0_SCLK
, 3, 28, 1, 1, false)
504 MUX_CFG(DM365
, SPI0_SDI
, 3, 26, 3, 1, false)
505 MUX_CFG(DM365
, SPI0_SDO
, 3, 25, 1, 1, false)
506 MUX_CFG(DM365
, SPI0_SDENA0
, 3, 29, 3, 1, false)
507 MUX_CFG(DM365
, SPI0_SDENA1
, 3, 26, 3, 2, false)
509 MUX_CFG(DM365
, UART0_RXD
, 3, 20, 1, 1, false)
510 MUX_CFG(DM365
, UART0_TXD
, 3, 19, 1, 1, false)
511 MUX_CFG(DM365
, UART1_RXD
, 3, 17, 3, 2, false)
512 MUX_CFG(DM365
, UART1_TXD
, 3, 15, 3, 2, false)
513 MUX_CFG(DM365
, UART1_RTS
, 3, 23, 3, 1, false)
514 MUX_CFG(DM365
, UART1_CTS
, 3, 21, 3, 1, false)
516 MUX_CFG(DM365
, EMAC_TX_EN
, 3, 17, 3, 1, false)
517 MUX_CFG(DM365
, EMAC_TX_CLK
, 3, 15, 3, 1, false)
518 MUX_CFG(DM365
, EMAC_COL
, 3, 14, 1, 1, false)
519 MUX_CFG(DM365
, EMAC_TXD3
, 3, 13, 1, 1, false)
520 MUX_CFG(DM365
, EMAC_TXD2
, 3, 12, 1, 1, false)
521 MUX_CFG(DM365
, EMAC_TXD1
, 3, 11, 1, 1, false)
522 MUX_CFG(DM365
, EMAC_TXD0
, 3, 10, 1, 1, false)
523 MUX_CFG(DM365
, EMAC_RXD3
, 3, 9, 1, 1, false)
524 MUX_CFG(DM365
, EMAC_RXD2
, 3, 8, 1, 1, false)
525 MUX_CFG(DM365
, EMAC_RXD1
, 3, 7, 1, 1, false)
526 MUX_CFG(DM365
, EMAC_RXD0
, 3, 6, 1, 1, false)
527 MUX_CFG(DM365
, EMAC_RX_CLK
, 3, 5, 1, 1, false)
528 MUX_CFG(DM365
, EMAC_RX_DV
, 3, 4, 1, 1, false)
529 MUX_CFG(DM365
, EMAC_RX_ER
, 3, 3, 1, 1, false)
530 MUX_CFG(DM365
, EMAC_CRS
, 3, 2, 1, 1, false)
531 MUX_CFG(DM365
, EMAC_MDIO
, 3, 1, 1, 1, false)
532 MUX_CFG(DM365
, EMAC_MDCLK
, 3, 0, 1, 1, false)
534 MUX_CFG(DM365
, KEYSCAN
, 2, 0, 0x3f, 0x3f, false)
536 MUX_CFG(DM365
, PWM0
, 1, 0, 3, 2, false)
537 MUX_CFG(DM365
, PWM0_G23
, 3, 26, 3, 3, false)
538 MUX_CFG(DM365
, PWM1
, 1, 2, 3, 2, false)
539 MUX_CFG(DM365
, PWM1_G25
, 3, 29, 3, 2, false)
540 MUX_CFG(DM365
, PWM2_G87
, 1, 10, 3, 2, false)
541 MUX_CFG(DM365
, PWM2_G88
, 1, 8, 3, 2, false)
542 MUX_CFG(DM365
, PWM2_G89
, 1, 6, 3, 2, false)
543 MUX_CFG(DM365
, PWM2_G90
, 1, 4, 3, 2, false)
544 MUX_CFG(DM365
, PWM3_G80
, 1, 20, 3, 3, false)
545 MUX_CFG(DM365
, PWM3_G81
, 1, 18, 3, 3, false)
546 MUX_CFG(DM365
, PWM3_G85
, 1, 14, 3, 2, false)
547 MUX_CFG(DM365
, PWM3_G86
, 1, 12, 3, 2, false)
549 MUX_CFG(DM365
, SPI1_SCLK
, 4, 2, 3, 1, false)
550 MUX_CFG(DM365
, SPI1_SDI
, 3, 31, 1, 1, false)
551 MUX_CFG(DM365
, SPI1_SDO
, 4, 0, 3, 1, false)
552 MUX_CFG(DM365
, SPI1_SDENA0
, 4, 4, 3, 1, false)
553 MUX_CFG(DM365
, SPI1_SDENA1
, 4, 0, 3, 2, false)
555 MUX_CFG(DM365
, SPI2_SCLK
, 4, 10, 3, 1, false)
556 MUX_CFG(DM365
, SPI2_SDI
, 4, 6, 3, 1, false)
557 MUX_CFG(DM365
, SPI2_SDO
, 4, 8, 3, 1, false)
558 MUX_CFG(DM365
, SPI2_SDENA0
, 4, 12, 3, 1, false)
559 MUX_CFG(DM365
, SPI2_SDENA1
, 4, 8, 3, 2, false)
561 MUX_CFG(DM365
, SPI3_SCLK
, 0, 0, 3, 2, false)
562 MUX_CFG(DM365
, SPI3_SDI
, 0, 2, 3, 2, false)
563 MUX_CFG(DM365
, SPI3_SDO
, 0, 6, 3, 2, false)
564 MUX_CFG(DM365
, SPI3_SDENA0
, 0, 4, 3, 2, false)
565 MUX_CFG(DM365
, SPI3_SDENA1
, 0, 6, 3, 3, false)
567 MUX_CFG(DM365
, SPI4_SCLK
, 4, 18, 3, 1, false)
568 MUX_CFG(DM365
, SPI4_SDI
, 4, 14, 3, 1, false)
569 MUX_CFG(DM365
, SPI4_SDO
, 4, 16, 3, 1, false)
570 MUX_CFG(DM365
, SPI4_SDENA0
, 4, 20, 3, 1, false)
571 MUX_CFG(DM365
, SPI4_SDENA1
, 4, 16, 3, 2, false)
573 MUX_CFG(DM365
, CLKOUT0
, 4, 20, 3, 3, false)
574 MUX_CFG(DM365
, CLKOUT1
, 4, 16, 3, 3, false)
575 MUX_CFG(DM365
, CLKOUT2
, 4, 8, 3, 3, false)
577 MUX_CFG(DM365
, GPIO20
, 3, 21, 3, 0, false)
578 MUX_CFG(DM365
, GPIO30
, 4, 6, 3, 0, false)
579 MUX_CFG(DM365
, GPIO31
, 4, 8, 3, 0, false)
580 MUX_CFG(DM365
, GPIO32
, 4, 10, 3, 0, false)
581 MUX_CFG(DM365
, GPIO33
, 4, 12, 3, 0, false)
582 MUX_CFG(DM365
, GPIO40
, 4, 26, 3, 0, false)
583 MUX_CFG(DM365
, GPIO64_57
, 2, 6, 1, 0, false)
585 MUX_CFG(DM365
, VOUT_FIELD
, 1, 18, 3, 1, false)
586 MUX_CFG(DM365
, VOUT_FIELD_G81
, 1, 18, 3, 0, false)
587 MUX_CFG(DM365
, VOUT_HVSYNC
, 1, 16, 1, 0, false)
588 MUX_CFG(DM365
, VOUT_COUTL_EN
, 1, 0, 0xff, 0x55, false)
589 MUX_CFG(DM365
, VOUT_COUTH_EN
, 1, 8, 0xff, 0x55, false)
590 MUX_CFG(DM365
, VIN_CAM_WEN
, 0, 14, 3, 0, false)
591 MUX_CFG(DM365
, VIN_CAM_VD
, 0, 13, 1, 0, false)
592 MUX_CFG(DM365
, VIN_CAM_HD
, 0, 12, 1, 0, false)
593 MUX_CFG(DM365
, VIN_YIN4_7_EN
, 0, 0, 0xff, 0, false)
594 MUX_CFG(DM365
, VIN_YIN0_3_EN
, 0, 8, 0xf, 0, false)
596 INT_CFG(DM365
, INT_EDMA_CC
, 2, 1, 1, false)
597 INT_CFG(DM365
, INT_EDMA_TC0_ERR
, 3, 1, 1, false)
598 INT_CFG(DM365
, INT_EDMA_TC1_ERR
, 4, 1, 1, false)
599 INT_CFG(DM365
, INT_EDMA_TC2_ERR
, 22, 1, 1, false)
600 INT_CFG(DM365
, INT_EDMA_TC3_ERR
, 23, 1, 1, false)
601 INT_CFG(DM365
, INT_PRTCSS
, 10, 1, 1, false)
602 INT_CFG(DM365
, INT_EMAC_RXTHRESH
, 14, 1, 1, false)
603 INT_CFG(DM365
, INT_EMAC_RXPULSE
, 15, 1, 1, false)
604 INT_CFG(DM365
, INT_EMAC_TXPULSE
, 16, 1, 1, false)
605 INT_CFG(DM365
, INT_EMAC_MISCPULSE
, 17, 1, 1, false)
606 INT_CFG(DM365
, INT_IMX0_ENABLE
, 0, 1, 0, false)
607 INT_CFG(DM365
, INT_IMX0_DISABLE
, 0, 1, 1, false)
608 INT_CFG(DM365
, INT_HDVICP_ENABLE
, 0, 1, 1, false)
609 INT_CFG(DM365
, INT_HDVICP_DISABLE
, 0, 1, 0, false)
610 INT_CFG(DM365
, INT_IMX1_ENABLE
, 24, 1, 1, false)
611 INT_CFG(DM365
, INT_IMX1_DISABLE
, 24, 1, 0, false)
612 INT_CFG(DM365
, INT_NSF_ENABLE
, 25, 1, 1, false)
613 INT_CFG(DM365
, INT_NSF_DISABLE
, 25, 1, 0, false)
615 EVT_CFG(DM365
, EVT2_ASP_TX
, 0, 1, 0, false)
616 EVT_CFG(DM365
, EVT3_ASP_RX
, 1, 1, 0, false)
617 EVT_CFG(DM365
, EVT2_VC_TX
, 0, 1, 1, false)
618 EVT_CFG(DM365
, EVT3_VC_RX
, 1, 1, 1, false)
622 static u64 dm365_spi0_dma_mask
= DMA_BIT_MASK(32);
624 static struct davinci_spi_platform_data dm365_spi0_pdata
= {
625 .version
= SPI_VERSION_1
,
627 .dma_event_q
= EVENTQ_3
,
630 static struct resource dm365_spi0_resources
[] = {
634 .flags
= IORESOURCE_MEM
,
637 .start
= IRQ_DM365_SPIINT0_0
,
638 .flags
= IORESOURCE_IRQ
,
642 .flags
= IORESOURCE_DMA
,
646 .flags
= IORESOURCE_DMA
,
650 static struct platform_device dm365_spi0_device
= {
651 .name
= "spi_davinci",
654 .dma_mask
= &dm365_spi0_dma_mask
,
655 .coherent_dma_mask
= DMA_BIT_MASK(32),
656 .platform_data
= &dm365_spi0_pdata
,
658 .num_resources
= ARRAY_SIZE(dm365_spi0_resources
),
659 .resource
= dm365_spi0_resources
,
662 void __init
dm365_init_spi0(unsigned chipselect_mask
,
663 struct spi_board_info
*info
, unsigned len
)
665 davinci_cfg_reg(DM365_SPI0_SCLK
);
666 davinci_cfg_reg(DM365_SPI0_SDI
);
667 davinci_cfg_reg(DM365_SPI0_SDO
);
669 /* not all slaves will be wired up */
670 if (chipselect_mask
& BIT(0))
671 davinci_cfg_reg(DM365_SPI0_SDENA0
);
672 if (chipselect_mask
& BIT(1))
673 davinci_cfg_reg(DM365_SPI0_SDENA1
);
675 spi_register_board_info(info
, len
);
677 platform_device_register(&dm365_spi0_device
);
680 static struct emac_platform_data dm365_emac_pdata
= {
681 .ctrl_reg_offset
= DM365_EMAC_CNTRL_OFFSET
,
682 .ctrl_mod_reg_offset
= DM365_EMAC_CNTRL_MOD_OFFSET
,
683 .ctrl_ram_offset
= DM365_EMAC_CNTRL_RAM_OFFSET
,
684 .ctrl_ram_size
= DM365_EMAC_CNTRL_RAM_SIZE
,
685 .version
= EMAC_VERSION_2
,
688 static struct resource dm365_emac_resources
[] = {
690 .start
= DM365_EMAC_BASE
,
691 .end
= DM365_EMAC_BASE
+ SZ_16K
- 1,
692 .flags
= IORESOURCE_MEM
,
695 .start
= IRQ_DM365_EMAC_RXTHRESH
,
696 .end
= IRQ_DM365_EMAC_RXTHRESH
,
697 .flags
= IORESOURCE_IRQ
,
700 .start
= IRQ_DM365_EMAC_RXPULSE
,
701 .end
= IRQ_DM365_EMAC_RXPULSE
,
702 .flags
= IORESOURCE_IRQ
,
705 .start
= IRQ_DM365_EMAC_TXPULSE
,
706 .end
= IRQ_DM365_EMAC_TXPULSE
,
707 .flags
= IORESOURCE_IRQ
,
710 .start
= IRQ_DM365_EMAC_MISCPULSE
,
711 .end
= IRQ_DM365_EMAC_MISCPULSE
,
712 .flags
= IORESOURCE_IRQ
,
716 static struct platform_device dm365_emac_device
= {
717 .name
= "davinci_emac",
720 .platform_data
= &dm365_emac_pdata
,
722 .num_resources
= ARRAY_SIZE(dm365_emac_resources
),
723 .resource
= dm365_emac_resources
,
726 static struct resource dm365_mdio_resources
[] = {
728 .start
= DM365_EMAC_MDIO_BASE
,
729 .end
= DM365_EMAC_MDIO_BASE
+ SZ_4K
- 1,
730 .flags
= IORESOURCE_MEM
,
734 static struct platform_device dm365_mdio_device
= {
735 .name
= "davinci_mdio",
737 .num_resources
= ARRAY_SIZE(dm365_mdio_resources
),
738 .resource
= dm365_mdio_resources
,
741 static u8 dm365_default_priorities
[DAVINCI_N_AINTC_IRQ
] = {
749 [IRQ_DM365_INSFINT
] = 7,
753 [IRQ_DM365_IMCOPINT
] = 4,
755 [IRQ_DM365_RTOINT
] = 7,
756 [IRQ_DM365_TINT5
] = 7,
757 [IRQ_DM365_TINT6
] = 5,
763 [IRQ_DM365_SPINT2_1
] = 7,
764 [IRQ_DM365_TINT7
] = 7,
765 [IRQ_DM365_SDIOINT0
] = 7,
769 [IRQ_DM365_MMCINT1
] = 7,
770 [IRQ_DM365_PWMINT3
] = 7,
772 [IRQ_DM365_SDIOINT1
] = 2,
773 [IRQ_TINT0_TINT12
] = 7,
774 [IRQ_TINT0_TINT34
] = 7,
775 [IRQ_TINT1_TINT12
] = 7,
776 [IRQ_TINT1_TINT34
] = 7,
783 [IRQ_DM365_RTCINT
] = 3,
784 [IRQ_DM365_SPIINT0_0
] = 3,
785 [IRQ_DM365_SPIINT3_0
] = 3,
786 [IRQ_DM365_GPIO0
] = 3,
787 [IRQ_DM365_GPIO1
] = 7,
788 [IRQ_DM365_GPIO2
] = 4,
789 [IRQ_DM365_GPIO3
] = 4,
790 [IRQ_DM365_GPIO4
] = 7,
791 [IRQ_DM365_GPIO5
] = 7,
792 [IRQ_DM365_GPIO6
] = 7,
793 [IRQ_DM365_GPIO7
] = 7,
794 [IRQ_DM365_EMAC_RXTHRESH
] = 7,
795 [IRQ_DM365_EMAC_RXPULSE
] = 7,
796 [IRQ_DM365_EMAC_TXPULSE
] = 7,
797 [IRQ_DM365_EMAC_MISCPULSE
] = 7,
798 [IRQ_DM365_GPIO12
] = 7,
799 [IRQ_DM365_GPIO13
] = 7,
800 [IRQ_DM365_GPIO14
] = 7,
801 [IRQ_DM365_GPIO15
] = 7,
802 [IRQ_DM365_KEYINT
] = 7,
803 [IRQ_DM365_TCERRINT2
] = 7,
804 [IRQ_DM365_TCERRINT3
] = 7,
805 [IRQ_DM365_EMUINT
] = 7,
808 /* Four Transfer Controllers on DM365 */
810 dm365_queue_tc_mapping
[][2] = {
811 /* {event queue no, TC no} */
820 dm365_queue_priority_mapping
[][2] = {
821 /* {event queue no, Priority} */
829 static struct edma_soc_info edma_cc0_info
= {
835 .queue_tc_mapping
= dm365_queue_tc_mapping
,
836 .queue_priority_mapping
= dm365_queue_priority_mapping
,
837 .default_queue
= EVENTQ_3
,
840 static struct edma_soc_info
*dm365_edma_info
[EDMA_MAX_CC
] = {
844 static struct resource edma_resources
[] = {
848 .end
= 0x01c00000 + SZ_64K
- 1,
849 .flags
= IORESOURCE_MEM
,
854 .end
= 0x01c10000 + SZ_1K
- 1,
855 .flags
= IORESOURCE_MEM
,
860 .end
= 0x01c10400 + SZ_1K
- 1,
861 .flags
= IORESOURCE_MEM
,
866 .end
= 0x01c10800 + SZ_1K
- 1,
867 .flags
= IORESOURCE_MEM
,
872 .end
= 0x01c10c00 + SZ_1K
- 1,
873 .flags
= IORESOURCE_MEM
,
878 .flags
= IORESOURCE_IRQ
,
882 .start
= IRQ_CCERRINT
,
883 .flags
= IORESOURCE_IRQ
,
885 /* not using TC*_ERR */
888 static struct platform_device dm365_edma_device
= {
891 .dev
.platform_data
= dm365_edma_info
,
892 .num_resources
= ARRAY_SIZE(edma_resources
),
893 .resource
= edma_resources
,
896 static struct resource dm365_asp_resources
[] = {
898 .start
= DAVINCI_DM365_ASP0_BASE
,
899 .end
= DAVINCI_DM365_ASP0_BASE
+ SZ_8K
- 1,
900 .flags
= IORESOURCE_MEM
,
903 .start
= DAVINCI_DMA_ASP0_TX
,
904 .end
= DAVINCI_DMA_ASP0_TX
,
905 .flags
= IORESOURCE_DMA
,
908 .start
= DAVINCI_DMA_ASP0_RX
,
909 .end
= DAVINCI_DMA_ASP0_RX
,
910 .flags
= IORESOURCE_DMA
,
914 static struct platform_device dm365_asp_device
= {
915 .name
= "davinci-mcbsp",
917 .num_resources
= ARRAY_SIZE(dm365_asp_resources
),
918 .resource
= dm365_asp_resources
,
921 static struct resource dm365_vc_resources
[] = {
923 .start
= DAVINCI_DM365_VC_BASE
,
924 .end
= DAVINCI_DM365_VC_BASE
+ SZ_1K
- 1,
925 .flags
= IORESOURCE_MEM
,
928 .start
= DAVINCI_DMA_VC_TX
,
929 .end
= DAVINCI_DMA_VC_TX
,
930 .flags
= IORESOURCE_DMA
,
933 .start
= DAVINCI_DMA_VC_RX
,
934 .end
= DAVINCI_DMA_VC_RX
,
935 .flags
= IORESOURCE_DMA
,
939 static struct platform_device dm365_vc_device
= {
940 .name
= "davinci_voicecodec",
942 .num_resources
= ARRAY_SIZE(dm365_vc_resources
),
943 .resource
= dm365_vc_resources
,
946 static struct resource dm365_rtc_resources
[] = {
948 .start
= DM365_RTC_BASE
,
949 .end
= DM365_RTC_BASE
+ SZ_1K
- 1,
950 .flags
= IORESOURCE_MEM
,
953 .start
= IRQ_DM365_RTCINT
,
954 .flags
= IORESOURCE_IRQ
,
958 static struct platform_device dm365_rtc_device
= {
959 .name
= "rtc_davinci",
961 .num_resources
= ARRAY_SIZE(dm365_rtc_resources
),
962 .resource
= dm365_rtc_resources
,
965 static struct map_desc dm365_io_desc
[] = {
968 .pfn
= __phys_to_pfn(IO_PHYS
),
973 .virtual = SRAM_VIRT
,
974 .pfn
= __phys_to_pfn(0x00010000),
976 .type
= MT_MEMORY_NONCACHED
,
980 static struct resource dm365_ks_resources
[] = {
983 .start
= DM365_KEYSCAN_BASE
,
984 .end
= DM365_KEYSCAN_BASE
+ SZ_1K
- 1,
985 .flags
= IORESOURCE_MEM
,
989 .start
= IRQ_DM365_KEYINT
,
990 .end
= IRQ_DM365_KEYINT
,
991 .flags
= IORESOURCE_IRQ
,
995 static struct platform_device dm365_ks_device
= {
996 .name
= "davinci_keyscan",
998 .num_resources
= ARRAY_SIZE(dm365_ks_resources
),
999 .resource
= dm365_ks_resources
,
1002 /* Contents of JTAG ID register used to identify exact cpu type */
1003 static struct davinci_id dm365_ids
[] = {
1007 .manufacturer
= 0x017,
1008 .cpu_id
= DAVINCI_CPU_ID_DM365
,
1009 .name
= "dm365_rev1.1",
1014 .manufacturer
= 0x017,
1015 .cpu_id
= DAVINCI_CPU_ID_DM365
,
1016 .name
= "dm365_rev1.2",
1020 static u32 dm365_psc_bases
[] = { DAVINCI_PWR_SLEEP_CNTRL_BASE
};
1022 static struct davinci_timer_info dm365_timer_info
= {
1023 .timers
= davinci_timer_instance
,
1024 .clockevent_id
= T0_BOT
,
1025 .clocksource_id
= T0_TOP
,
1028 #define DM365_UART1_BASE (IO_PHYS + 0x106000)
1030 static struct plat_serial8250_port dm365_serial_platform_data
[] = {
1032 .mapbase
= DAVINCI_UART0_BASE
,
1033 .irq
= IRQ_UARTINT0
,
1034 .flags
= UPF_BOOT_AUTOCONF
| UPF_SKIP_TEST
|
1040 .mapbase
= DM365_UART1_BASE
,
1041 .irq
= IRQ_UARTINT1
,
1042 .flags
= UPF_BOOT_AUTOCONF
| UPF_SKIP_TEST
|
1052 static struct platform_device dm365_serial_device
= {
1053 .name
= "serial8250",
1054 .id
= PLAT8250_DEV_PLATFORM
,
1056 .platform_data
= dm365_serial_platform_data
,
1060 static struct davinci_soc_info davinci_soc_info_dm365
= {
1061 .io_desc
= dm365_io_desc
,
1062 .io_desc_num
= ARRAY_SIZE(dm365_io_desc
),
1063 .jtag_id_reg
= 0x01c40028,
1065 .ids_num
= ARRAY_SIZE(dm365_ids
),
1066 .cpu_clks
= dm365_clks
,
1067 .psc_bases
= dm365_psc_bases
,
1068 .psc_bases_num
= ARRAY_SIZE(dm365_psc_bases
),
1069 .pinmux_base
= DAVINCI_SYSTEM_MODULE_BASE
,
1070 .pinmux_pins
= dm365_pins
,
1071 .pinmux_pins_num
= ARRAY_SIZE(dm365_pins
),
1072 .intc_base
= DAVINCI_ARM_INTC_BASE
,
1073 .intc_type
= DAVINCI_INTC_TYPE_AINTC
,
1074 .intc_irq_prios
= dm365_default_priorities
,
1075 .intc_irq_num
= DAVINCI_N_AINTC_IRQ
,
1076 .timer_info
= &dm365_timer_info
,
1077 .gpio_type
= GPIO_TYPE_DAVINCI
,
1078 .gpio_base
= DAVINCI_GPIO_BASE
,
1080 .gpio_irq
= IRQ_DM365_GPIO0
,
1081 .gpio_unbanked
= 8, /* really 16 ... skip muxed GPIOs */
1082 .serial_dev
= &dm365_serial_device
,
1083 .emac_pdata
= &dm365_emac_pdata
,
1084 .sram_dma
= 0x00010000,
1088 void __init
dm365_init_asp(struct snd_platform_data
*pdata
)
1090 davinci_cfg_reg(DM365_MCBSP0_BDX
);
1091 davinci_cfg_reg(DM365_MCBSP0_X
);
1092 davinci_cfg_reg(DM365_MCBSP0_BFSX
);
1093 davinci_cfg_reg(DM365_MCBSP0_BDR
);
1094 davinci_cfg_reg(DM365_MCBSP0_R
);
1095 davinci_cfg_reg(DM365_MCBSP0_BFSR
);
1096 davinci_cfg_reg(DM365_EVT2_ASP_TX
);
1097 davinci_cfg_reg(DM365_EVT3_ASP_RX
);
1098 dm365_asp_device
.dev
.platform_data
= pdata
;
1099 platform_device_register(&dm365_asp_device
);
1102 void __init
dm365_init_vc(struct snd_platform_data
*pdata
)
1104 davinci_cfg_reg(DM365_EVT2_VC_TX
);
1105 davinci_cfg_reg(DM365_EVT3_VC_RX
);
1106 dm365_vc_device
.dev
.platform_data
= pdata
;
1107 platform_device_register(&dm365_vc_device
);
1110 void __init
dm365_init_ks(struct davinci_ks_platform_data
*pdata
)
1112 dm365_ks_device
.dev
.platform_data
= pdata
;
1113 platform_device_register(&dm365_ks_device
);
1116 void __init
dm365_init_rtc(void)
1118 davinci_cfg_reg(DM365_INT_PRTCSS
);
1119 platform_device_register(&dm365_rtc_device
);
1122 void __init
dm365_init(void)
1124 davinci_common_init(&davinci_soc_info_dm365
);
1127 static struct resource dm365_vpss_resources
[] = {
1129 /* VPSS ISP5 Base address */
1131 .start
= 0x01c70000,
1132 .end
= 0x01c70000 + 0xff,
1133 .flags
= IORESOURCE_MEM
,
1136 /* VPSS CLK Base address */
1138 .start
= 0x01c70200,
1139 .end
= 0x01c70200 + 0xff,
1140 .flags
= IORESOURCE_MEM
,
1144 static struct platform_device dm365_vpss_device
= {
1147 .dev
.platform_data
= "dm365_vpss",
1148 .num_resources
= ARRAY_SIZE(dm365_vpss_resources
),
1149 .resource
= dm365_vpss_resources
,
1152 static struct resource vpfe_resources
[] = {
1154 .start
= IRQ_VDINT0
,
1156 .flags
= IORESOURCE_IRQ
,
1159 .start
= IRQ_VDINT1
,
1161 .flags
= IORESOURCE_IRQ
,
1165 static u64 vpfe_capture_dma_mask
= DMA_BIT_MASK(32);
1166 static struct platform_device vpfe_capture_dev
= {
1167 .name
= CAPTURE_DRV_NAME
,
1169 .num_resources
= ARRAY_SIZE(vpfe_resources
),
1170 .resource
= vpfe_resources
,
1172 .dma_mask
= &vpfe_capture_dma_mask
,
1173 .coherent_dma_mask
= DMA_BIT_MASK(32),
1177 static void dm365_isif_setup_pinmux(void)
1179 davinci_cfg_reg(DM365_VIN_CAM_WEN
);
1180 davinci_cfg_reg(DM365_VIN_CAM_VD
);
1181 davinci_cfg_reg(DM365_VIN_CAM_HD
);
1182 davinci_cfg_reg(DM365_VIN_YIN4_7_EN
);
1183 davinci_cfg_reg(DM365_VIN_YIN0_3_EN
);
1186 static struct resource isif_resource
[] = {
1187 /* ISIF Base address */
1189 .start
= 0x01c71000,
1190 .end
= 0x01c71000 + 0x1ff,
1191 .flags
= IORESOURCE_MEM
,
1193 /* ISIF Linearization table 0 */
1196 .end
= 0x1C7C000 + 0x2ff,
1197 .flags
= IORESOURCE_MEM
,
1199 /* ISIF Linearization table 1 */
1202 .end
= 0x1C7C400 + 0x2ff,
1203 .flags
= IORESOURCE_MEM
,
1206 static struct platform_device dm365_isif_dev
= {
1209 .num_resources
= ARRAY_SIZE(isif_resource
),
1210 .resource
= isif_resource
,
1212 .dma_mask
= &vpfe_capture_dma_mask
,
1213 .coherent_dma_mask
= DMA_BIT_MASK(32),
1214 .platform_data
= dm365_isif_setup_pinmux
,
1218 static int __init
dm365_init_devices(void)
1220 if (!cpu_is_davinci_dm365())
1223 davinci_cfg_reg(DM365_INT_EDMA_CC
);
1224 platform_device_register(&dm365_edma_device
);
1226 platform_device_register(&dm365_mdio_device
);
1227 platform_device_register(&dm365_emac_device
);
1228 clk_add_alias(NULL
, dev_name(&dm365_mdio_device
.dev
),
1229 NULL
, &dm365_emac_device
.dev
);
1231 /* Add isif clock alias */
1232 clk_add_alias("master", dm365_isif_dev
.name
, "vpss_master", NULL
);
1233 platform_device_register(&dm365_vpss_device
);
1234 platform_device_register(&dm365_isif_dev
);
1235 platform_device_register(&vpfe_capture_dev
);
1238 postcore_initcall(dm365_init_devices
);
1240 void dm365_set_vpfe_config(struct vpfe_config
*cfg
)
1242 vpfe_capture_dev
.dev
.platform_data
= cfg
;