2 * power management entry for CSR SiRFprimaII
4 * Copyright (c) 2011 Cambridge Silicon Radio Limited, a CSR plc group company.
6 * Licensed under GPLv2 or later.
9 #include <linux/kernel.h>
10 #include <linux/suspend.h>
11 #include <linux/slab.h>
12 #include <linux/module.h>
14 #include <linux/of_address.h>
15 #include <linux/of_device.h>
16 #include <linux/of_platform.h>
18 #include <linux/rtc/sirfsoc_rtciobrg.h>
19 #include <asm/suspend.h>
20 #include <asm/hardware/cache-l2x0.h>
25 * suspend asm codes will access these to make DRAM become self-refresh and
28 u32 sirfsoc_pwrc_base
;
29 void __iomem
*sirfsoc_memc_base
;
31 static void sirfsoc_set_wakeup_source(void)
33 u32 pwr_trigger_en_reg
;
34 pwr_trigger_en_reg
= sirfsoc_rtc_iobrg_readl(sirfsoc_pwrc_base
+
35 SIRFSOC_PWRC_TRIGGER_EN
);
36 #define X_ON_KEY_B (1 << 0)
37 sirfsoc_rtc_iobrg_writel(pwr_trigger_en_reg
| X_ON_KEY_B
,
38 sirfsoc_pwrc_base
+ SIRFSOC_PWRC_TRIGGER_EN
);
41 static void sirfsoc_set_sleep_mode(u32 mode
)
43 u32 sleep_mode
= sirfsoc_rtc_iobrg_readl(sirfsoc_pwrc_base
+
44 SIRFSOC_PWRC_PDN_CTRL
);
45 sleep_mode
&= ~(SIRFSOC_SLEEP_MODE_MASK
<< 1);
46 sleep_mode
|= mode
<< 1;
47 sirfsoc_rtc_iobrg_writel(sleep_mode
, sirfsoc_pwrc_base
+
48 SIRFSOC_PWRC_PDN_CTRL
);
51 static int sirfsoc_pre_suspend_power_off(void)
53 u32 wakeup_entry
= virt_to_phys(cpu_resume
);
55 sirfsoc_rtc_iobrg_writel(wakeup_entry
, sirfsoc_pwrc_base
+
56 SIRFSOC_PWRC_SCRATCH_PAD1
);
58 sirfsoc_set_wakeup_source();
60 sirfsoc_set_sleep_mode(SIRFSOC_DEEP_SLEEP_MODE
);
65 static int sirfsoc_pm_enter(suspend_state_t state
)
69 sirfsoc_pre_suspend_power_off();
74 cpu_suspend(0, sirfsoc_finish_suspend
);
83 static const struct platform_suspend_ops sirfsoc_pm_ops
= {
84 .enter
= sirfsoc_pm_enter
,
85 .valid
= suspend_valid_only_mem
,
88 static int __init
sirfsoc_pm_init(void)
90 suspend_set_ops(&sirfsoc_pm_ops
);
93 late_initcall(sirfsoc_pm_init
);
95 static const struct of_device_id pwrc_ids
[] = {
96 { .compatible
= "sirf,prima2-pwrc" },
100 static int __init
sirfsoc_of_pwrc_init(void)
102 struct device_node
*np
;
104 np
= of_find_matching_node(NULL
, pwrc_ids
);
106 panic("unable to find compatible pwrc node in dtb\n");
109 * pwrc behind rtciobrg is not located in memory space
110 * though the property is named reg. reg only means base
111 * offset for pwrc. then of_iomap is not suitable here.
113 if (of_property_read_u32(np
, "reg", &sirfsoc_pwrc_base
))
114 panic("unable to find base address of pwrc node in dtb\n");
120 postcore_initcall(sirfsoc_of_pwrc_init
);
122 static const struct of_device_id memc_ids
[] = {
123 { .compatible
= "sirf,prima2-memc" },
127 static int __devinit
sirfsoc_memc_probe(struct platform_device
*op
)
129 struct device_node
*np
= op
->dev
.of_node
;
131 sirfsoc_memc_base
= of_iomap(np
, 0);
132 if (!sirfsoc_memc_base
)
133 panic("unable to map memc registers\n");
138 static struct platform_driver sirfsoc_memc_driver
= {
139 .probe
= sirfsoc_memc_probe
,
141 .name
= "sirfsoc-memc",
142 .owner
= THIS_MODULE
,
143 .of_match_table
= memc_ids
,
147 static int __init
sirfsoc_memc_init(void)
149 return platform_driver_register(&sirfsoc_memc_driver
);
151 postcore_initcall(sirfsoc_memc_init
);