1 /* linux/arch/arm/mach-s5pv210/clock.c
3 * Copyright (c) 2010 Samsung Electronics Co., Ltd.
4 * http://www.samsung.com/
6 * S5PV210 - Clock support
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
13 #include <linux/init.h>
14 #include <linux/module.h>
15 #include <linux/kernel.h>
16 #include <linux/list.h>
17 #include <linux/errno.h>
18 #include <linux/err.h>
19 #include <linux/clk.h>
20 #include <linux/device.h>
25 #include <plat/cpu-freq.h>
26 #include <mach/regs-clock.h>
27 #include <plat/clock.h>
30 #include <plat/s5p-clock.h>
31 #include <plat/clock-clksrc.h>
35 static unsigned long xtal
;
37 static struct clksrc_clk clk_mout_apll
= {
41 .sources
= &clk_src_apll
,
42 .reg_src
= { .reg
= S5P_CLK_SRC0
, .shift
= 0, .size
= 1 },
45 static struct clksrc_clk clk_mout_epll
= {
49 .sources
= &clk_src_epll
,
50 .reg_src
= { .reg
= S5P_CLK_SRC0
, .shift
= 8, .size
= 1 },
53 static struct clksrc_clk clk_mout_mpll
= {
57 .sources
= &clk_src_mpll
,
58 .reg_src
= { .reg
= S5P_CLK_SRC0
, .shift
= 4, .size
= 1 },
61 static struct clk
*clkset_armclk_list
[] = {
62 [0] = &clk_mout_apll
.clk
,
63 [1] = &clk_mout_mpll
.clk
,
66 static struct clksrc_sources clkset_armclk
= {
67 .sources
= clkset_armclk_list
,
68 .nr_sources
= ARRAY_SIZE(clkset_armclk_list
),
71 static struct clksrc_clk clk_armclk
= {
75 .sources
= &clkset_armclk
,
76 .reg_src
= { .reg
= S5P_CLK_SRC0
, .shift
= 16, .size
= 1 },
77 .reg_div
= { .reg
= S5P_CLK_DIV0
, .shift
= 0, .size
= 3 },
80 static struct clksrc_clk clk_hclk_msys
= {
83 .parent
= &clk_armclk
.clk
,
85 .reg_div
= { .reg
= S5P_CLK_DIV0
, .shift
= 8, .size
= 3 },
88 static struct clksrc_clk clk_pclk_msys
= {
91 .parent
= &clk_hclk_msys
.clk
,
93 .reg_div
= { .reg
= S5P_CLK_DIV0
, .shift
= 12, .size
= 3 },
96 static struct clksrc_clk clk_sclk_a2m
= {
99 .parent
= &clk_mout_apll
.clk
,
101 .reg_div
= { .reg
= S5P_CLK_DIV0
, .shift
= 4, .size
= 3 },
104 static struct clk
*clkset_hclk_sys_list
[] = {
105 [0] = &clk_mout_mpll
.clk
,
106 [1] = &clk_sclk_a2m
.clk
,
109 static struct clksrc_sources clkset_hclk_sys
= {
110 .sources
= clkset_hclk_sys_list
,
111 .nr_sources
= ARRAY_SIZE(clkset_hclk_sys_list
),
114 static struct clksrc_clk clk_hclk_dsys
= {
118 .sources
= &clkset_hclk_sys
,
119 .reg_src
= { .reg
= S5P_CLK_SRC0
, .shift
= 20, .size
= 1 },
120 .reg_div
= { .reg
= S5P_CLK_DIV0
, .shift
= 16, .size
= 4 },
123 static struct clksrc_clk clk_pclk_dsys
= {
126 .parent
= &clk_hclk_dsys
.clk
,
128 .reg_div
= { .reg
= S5P_CLK_DIV0
, .shift
= 20, .size
= 3 },
131 static struct clksrc_clk clk_hclk_psys
= {
135 .sources
= &clkset_hclk_sys
,
136 .reg_src
= { .reg
= S5P_CLK_SRC0
, .shift
= 24, .size
= 1 },
137 .reg_div
= { .reg
= S5P_CLK_DIV0
, .shift
= 24, .size
= 4 },
140 static struct clksrc_clk clk_pclk_psys
= {
143 .parent
= &clk_hclk_psys
.clk
,
145 .reg_div
= { .reg
= S5P_CLK_DIV0
, .shift
= 28, .size
= 3 },
148 static int s5pv210_clk_ip0_ctrl(struct clk
*clk
, int enable
)
150 return s5p_gatectrl(S5P_CLKGATE_IP0
, clk
, enable
);
153 static int s5pv210_clk_ip1_ctrl(struct clk
*clk
, int enable
)
155 return s5p_gatectrl(S5P_CLKGATE_IP1
, clk
, enable
);
158 static int s5pv210_clk_ip2_ctrl(struct clk
*clk
, int enable
)
160 return s5p_gatectrl(S5P_CLKGATE_IP2
, clk
, enable
);
163 static int s5pv210_clk_ip3_ctrl(struct clk
*clk
, int enable
)
165 return s5p_gatectrl(S5P_CLKGATE_IP3
, clk
, enable
);
168 static int s5pv210_clk_mask0_ctrl(struct clk
*clk
, int enable
)
170 return s5p_gatectrl(S5P_CLK_SRC_MASK0
, clk
, enable
);
173 static int s5pv210_clk_mask1_ctrl(struct clk
*clk
, int enable
)
175 return s5p_gatectrl(S5P_CLK_SRC_MASK1
, clk
, enable
);
178 static int s5pv210_clk_hdmiphy_ctrl(struct clk
*clk
, int enable
)
180 return s5p_gatectrl(S5P_HDMI_PHY_CONTROL
, clk
, enable
);
183 static int exynos4_clk_dac_ctrl(struct clk
*clk
, int enable
)
185 return s5p_gatectrl(S5P_DAC_PHY_CONTROL
, clk
, enable
);
188 static struct clk clk_sclk_hdmi27m
= {
189 .name
= "sclk_hdmi27m",
193 static struct clk clk_sclk_hdmiphy
= {
194 .name
= "sclk_hdmiphy",
197 static struct clk clk_sclk_usbphy0
= {
198 .name
= "sclk_usbphy0",
201 static struct clk clk_sclk_usbphy1
= {
202 .name
= "sclk_usbphy1",
205 static struct clk clk_pcmcdclk0
= {
209 static struct clk clk_pcmcdclk1
= {
213 static struct clk clk_pcmcdclk2
= {
217 static struct clk dummy_apb_pclk
= {
222 static struct clk
*clkset_vpllsrc_list
[] = {
224 [1] = &clk_sclk_hdmi27m
,
227 static struct clksrc_sources clkset_vpllsrc
= {
228 .sources
= clkset_vpllsrc_list
,
229 .nr_sources
= ARRAY_SIZE(clkset_vpllsrc_list
),
232 static struct clksrc_clk clk_vpllsrc
= {
235 .enable
= s5pv210_clk_mask0_ctrl
,
238 .sources
= &clkset_vpllsrc
,
239 .reg_src
= { .reg
= S5P_CLK_SRC1
, .shift
= 28, .size
= 1 },
242 static struct clk
*clkset_sclk_vpll_list
[] = {
243 [0] = &clk_vpllsrc
.clk
,
244 [1] = &clk_fout_vpll
,
247 static struct clksrc_sources clkset_sclk_vpll
= {
248 .sources
= clkset_sclk_vpll_list
,
249 .nr_sources
= ARRAY_SIZE(clkset_sclk_vpll_list
),
252 static struct clksrc_clk clk_sclk_vpll
= {
256 .sources
= &clkset_sclk_vpll
,
257 .reg_src
= { .reg
= S5P_CLK_SRC0
, .shift
= 12, .size
= 1 },
260 static struct clk
*clkset_moutdmc0src_list
[] = {
261 [0] = &clk_sclk_a2m
.clk
,
262 [1] = &clk_mout_mpll
.clk
,
267 static struct clksrc_sources clkset_moutdmc0src
= {
268 .sources
= clkset_moutdmc0src_list
,
269 .nr_sources
= ARRAY_SIZE(clkset_moutdmc0src_list
),
272 static struct clksrc_clk clk_mout_dmc0
= {
276 .sources
= &clkset_moutdmc0src
,
277 .reg_src
= { .reg
= S5P_CLK_SRC6
, .shift
= 24, .size
= 2 },
280 static struct clksrc_clk clk_sclk_dmc0
= {
283 .parent
= &clk_mout_dmc0
.clk
,
285 .reg_div
= { .reg
= S5P_CLK_DIV6
, .shift
= 28, .size
= 4 },
288 static unsigned long s5pv210_clk_imem_get_rate(struct clk
*clk
)
290 return clk_get_rate(clk
->parent
) / 2;
293 static struct clk_ops clk_hclk_imem_ops
= {
294 .get_rate
= s5pv210_clk_imem_get_rate
,
297 static unsigned long s5pv210_clk_fout_apll_get_rate(struct clk
*clk
)
299 return s5p_get_pll45xx(xtal
, __raw_readl(S5P_APLL_CON
), pll_4508
);
302 static struct clk_ops clk_fout_apll_ops
= {
303 .get_rate
= s5pv210_clk_fout_apll_get_rate
,
306 static struct clk init_clocks_off
[] = {
309 .devname
= "dma-pl330.0",
310 .parent
= &clk_hclk_psys
.clk
,
311 .enable
= s5pv210_clk_ip0_ctrl
,
315 .devname
= "dma-pl330.1",
316 .parent
= &clk_hclk_psys
.clk
,
317 .enable
= s5pv210_clk_ip0_ctrl
,
321 .parent
= &clk_hclk_dsys
.clk
,
322 .enable
= s5pv210_clk_ip0_ctrl
,
326 .devname
= "s5pv210-fimc.0",
327 .parent
= &clk_hclk_dsys
.clk
,
328 .enable
= s5pv210_clk_ip0_ctrl
,
329 .ctrlbit
= (1 << 24),
332 .devname
= "s5pv210-fimc.1",
333 .parent
= &clk_hclk_dsys
.clk
,
334 .enable
= s5pv210_clk_ip0_ctrl
,
335 .ctrlbit
= (1 << 25),
338 .devname
= "s5pv210-fimc.2",
339 .parent
= &clk_hclk_dsys
.clk
,
340 .enable
= s5pv210_clk_ip0_ctrl
,
341 .ctrlbit
= (1 << 26),
344 .devname
= "s5p-mfc",
345 .parent
= &clk_pclk_psys
.clk
,
346 .enable
= s5pv210_clk_ip0_ctrl
,
347 .ctrlbit
= (1 << 16),
350 .devname
= "s5p-sdo",
351 .parent
= &clk_hclk_dsys
.clk
,
352 .enable
= s5pv210_clk_ip1_ctrl
,
353 .ctrlbit
= (1 << 10),
356 .devname
= "s5p-mixer",
357 .parent
= &clk_hclk_dsys
.clk
,
358 .enable
= s5pv210_clk_ip1_ctrl
,
362 .devname
= "s5p-mixer",
363 .parent
= &clk_hclk_dsys
.clk
,
364 .enable
= s5pv210_clk_ip1_ctrl
,
368 .devname
= "s5pv210-hdmi",
369 .parent
= &clk_hclk_dsys
.clk
,
370 .enable
= s5pv210_clk_ip1_ctrl
,
371 .ctrlbit
= (1 << 11),
374 .devname
= "s5pv210-hdmi",
375 .enable
= s5pv210_clk_hdmiphy_ctrl
,
379 .devname
= "s5p-sdo",
380 .enable
= exynos4_clk_dac_ctrl
,
384 .parent
= &clk_hclk_psys
.clk
,
385 .enable
= s5pv210_clk_ip1_ctrl
,
389 .parent
= &clk_hclk_psys
.clk
,
390 .enable
= s5pv210_clk_ip1_ctrl
,
394 .parent
= &clk_hclk_dsys
.clk
,
395 .enable
= s5pv210_clk_ip1_ctrl
,
399 .parent
= &clk_hclk_psys
.clk
,
400 .enable
= s5pv210_clk_ip1_ctrl
,
404 .parent
= &clk_pclk_psys
.clk
,
405 .enable
= s5pv210_clk_ip3_ctrl
,
409 .parent
= &clk_pclk_psys
.clk
,
410 .enable
= s5pv210_clk_ip3_ctrl
,
414 .parent
= &clk_pclk_psys
.clk
,
415 .enable
= s5pv210_clk_ip3_ctrl
,
419 .devname
= "s3c2440-i2c.0",
420 .parent
= &clk_pclk_psys
.clk
,
421 .enable
= s5pv210_clk_ip3_ctrl
,
425 .devname
= "s3c2440-i2c.1",
426 .parent
= &clk_pclk_psys
.clk
,
427 .enable
= s5pv210_clk_ip3_ctrl
,
428 .ctrlbit
= (1 << 10),
431 .devname
= "s3c2440-i2c.2",
432 .parent
= &clk_pclk_psys
.clk
,
433 .enable
= s5pv210_clk_ip3_ctrl
,
437 .devname
= "s3c2440-hdmiphy-i2c",
438 .parent
= &clk_pclk_psys
.clk
,
439 .enable
= s5pv210_clk_ip3_ctrl
,
440 .ctrlbit
= (1 << 11),
443 .devname
= "s3c64xx-spi.0",
444 .parent
= &clk_pclk_psys
.clk
,
445 .enable
= s5pv210_clk_ip3_ctrl
,
449 .devname
= "s3c64xx-spi.1",
450 .parent
= &clk_pclk_psys
.clk
,
451 .enable
= s5pv210_clk_ip3_ctrl
,
455 .devname
= "s3c64xx-spi.2",
456 .parent
= &clk_pclk_psys
.clk
,
457 .enable
= s5pv210_clk_ip3_ctrl
,
461 .parent
= &clk_pclk_psys
.clk
,
462 .enable
= s5pv210_clk_ip3_ctrl
,
466 .parent
= &clk_pclk_psys
.clk
,
467 .enable
= s5pv210_clk_ip3_ctrl
,
471 .parent
= &clk_pclk_psys
.clk
,
472 .enable
= s5pv210_clk_ip3_ctrl
,
476 .devname
= "samsung-i2s.0",
478 .enable
= s5pv210_clk_ip3_ctrl
,
482 .devname
= "samsung-i2s.1",
484 .enable
= s5pv210_clk_ip3_ctrl
,
488 .devname
= "samsung-i2s.2",
490 .enable
= s5pv210_clk_ip3_ctrl
,
495 .enable
= s5pv210_clk_ip3_ctrl
,
500 static struct clk init_clocks
[] = {
503 .parent
= &clk_hclk_msys
.clk
,
505 .enable
= s5pv210_clk_ip0_ctrl
,
506 .ops
= &clk_hclk_imem_ops
,
509 .devname
= "s5pv210-uart.0",
510 .parent
= &clk_pclk_psys
.clk
,
511 .enable
= s5pv210_clk_ip3_ctrl
,
512 .ctrlbit
= (1 << 17),
515 .devname
= "s5pv210-uart.1",
516 .parent
= &clk_pclk_psys
.clk
,
517 .enable
= s5pv210_clk_ip3_ctrl
,
518 .ctrlbit
= (1 << 18),
521 .devname
= "s5pv210-uart.2",
522 .parent
= &clk_pclk_psys
.clk
,
523 .enable
= s5pv210_clk_ip3_ctrl
,
524 .ctrlbit
= (1 << 19),
527 .devname
= "s5pv210-uart.3",
528 .parent
= &clk_pclk_psys
.clk
,
529 .enable
= s5pv210_clk_ip3_ctrl
,
530 .ctrlbit
= (1 << 20),
533 .parent
= &clk_hclk_psys
.clk
,
534 .enable
= s5pv210_clk_ip1_ctrl
,
535 .ctrlbit
= (1 << 26),
539 static struct clk clk_hsmmc0
= {
541 .devname
= "s3c-sdhci.0",
542 .parent
= &clk_hclk_psys
.clk
,
543 .enable
= s5pv210_clk_ip2_ctrl
,
547 static struct clk clk_hsmmc1
= {
549 .devname
= "s3c-sdhci.1",
550 .parent
= &clk_hclk_psys
.clk
,
551 .enable
= s5pv210_clk_ip2_ctrl
,
555 static struct clk clk_hsmmc2
= {
557 .devname
= "s3c-sdhci.2",
558 .parent
= &clk_hclk_psys
.clk
,
559 .enable
= s5pv210_clk_ip2_ctrl
,
563 static struct clk clk_hsmmc3
= {
565 .devname
= "s3c-sdhci.3",
566 .parent
= &clk_hclk_psys
.clk
,
567 .enable
= s5pv210_clk_ip2_ctrl
,
571 static struct clk
*clkset_uart_list
[] = {
572 [6] = &clk_mout_mpll
.clk
,
573 [7] = &clk_mout_epll
.clk
,
576 static struct clksrc_sources clkset_uart
= {
577 .sources
= clkset_uart_list
,
578 .nr_sources
= ARRAY_SIZE(clkset_uart_list
),
581 static struct clk
*clkset_group1_list
[] = {
582 [0] = &clk_sclk_a2m
.clk
,
583 [1] = &clk_mout_mpll
.clk
,
584 [2] = &clk_mout_epll
.clk
,
585 [3] = &clk_sclk_vpll
.clk
,
588 static struct clksrc_sources clkset_group1
= {
589 .sources
= clkset_group1_list
,
590 .nr_sources
= ARRAY_SIZE(clkset_group1_list
),
593 static struct clk
*clkset_sclk_onenand_list
[] = {
594 [0] = &clk_hclk_psys
.clk
,
595 [1] = &clk_hclk_dsys
.clk
,
598 static struct clksrc_sources clkset_sclk_onenand
= {
599 .sources
= clkset_sclk_onenand_list
,
600 .nr_sources
= ARRAY_SIZE(clkset_sclk_onenand_list
),
603 static struct clk
*clkset_sclk_dac_list
[] = {
604 [0] = &clk_sclk_vpll
.clk
,
605 [1] = &clk_sclk_hdmiphy
,
608 static struct clksrc_sources clkset_sclk_dac
= {
609 .sources
= clkset_sclk_dac_list
,
610 .nr_sources
= ARRAY_SIZE(clkset_sclk_dac_list
),
613 static struct clksrc_clk clk_sclk_dac
= {
616 .enable
= s5pv210_clk_mask0_ctrl
,
619 .sources
= &clkset_sclk_dac
,
620 .reg_src
= { .reg
= S5P_CLK_SRC1
, .shift
= 8, .size
= 1 },
623 static struct clksrc_clk clk_sclk_pixel
= {
625 .name
= "sclk_pixel",
626 .parent
= &clk_sclk_vpll
.clk
,
628 .reg_div
= { .reg
= S5P_CLK_DIV1
, .shift
= 0, .size
= 4},
631 static struct clk
*clkset_sclk_hdmi_list
[] = {
632 [0] = &clk_sclk_pixel
.clk
,
633 [1] = &clk_sclk_hdmiphy
,
636 static struct clksrc_sources clkset_sclk_hdmi
= {
637 .sources
= clkset_sclk_hdmi_list
,
638 .nr_sources
= ARRAY_SIZE(clkset_sclk_hdmi_list
),
641 static struct clksrc_clk clk_sclk_hdmi
= {
644 .enable
= s5pv210_clk_mask0_ctrl
,
647 .sources
= &clkset_sclk_hdmi
,
648 .reg_src
= { .reg
= S5P_CLK_SRC1
, .shift
= 0, .size
= 1 },
651 static struct clk
*clkset_sclk_mixer_list
[] = {
652 [0] = &clk_sclk_dac
.clk
,
653 [1] = &clk_sclk_hdmi
.clk
,
656 static struct clksrc_sources clkset_sclk_mixer
= {
657 .sources
= clkset_sclk_mixer_list
,
658 .nr_sources
= ARRAY_SIZE(clkset_sclk_mixer_list
),
661 static struct clksrc_clk clk_sclk_mixer
= {
663 .name
= "sclk_mixer",
664 .enable
= s5pv210_clk_mask0_ctrl
,
667 .sources
= &clkset_sclk_mixer
,
668 .reg_src
= { .reg
= S5P_CLK_SRC1
, .shift
= 4, .size
= 1 },
671 static struct clksrc_clk
*sclk_tv
[] = {
678 static struct clk
*clkset_sclk_audio0_list
[] = {
679 [0] = &clk_ext_xtal_mux
,
680 [1] = &clk_pcmcdclk0
,
681 [2] = &clk_sclk_hdmi27m
,
682 [3] = &clk_sclk_usbphy0
,
683 [4] = &clk_sclk_usbphy1
,
684 [5] = &clk_sclk_hdmiphy
,
685 [6] = &clk_mout_mpll
.clk
,
686 [7] = &clk_mout_epll
.clk
,
687 [8] = &clk_sclk_vpll
.clk
,
690 static struct clksrc_sources clkset_sclk_audio0
= {
691 .sources
= clkset_sclk_audio0_list
,
692 .nr_sources
= ARRAY_SIZE(clkset_sclk_audio0_list
),
695 static struct clksrc_clk clk_sclk_audio0
= {
697 .name
= "sclk_audio",
698 .devname
= "soc-audio.0",
699 .enable
= s5pv210_clk_mask0_ctrl
,
700 .ctrlbit
= (1 << 24),
702 .sources
= &clkset_sclk_audio0
,
703 .reg_src
= { .reg
= S5P_CLK_SRC6
, .shift
= 0, .size
= 4 },
704 .reg_div
= { .reg
= S5P_CLK_DIV6
, .shift
= 0, .size
= 4 },
707 static struct clk
*clkset_sclk_audio1_list
[] = {
708 [0] = &clk_ext_xtal_mux
,
709 [1] = &clk_pcmcdclk1
,
710 [2] = &clk_sclk_hdmi27m
,
711 [3] = &clk_sclk_usbphy0
,
712 [4] = &clk_sclk_usbphy1
,
713 [5] = &clk_sclk_hdmiphy
,
714 [6] = &clk_mout_mpll
.clk
,
715 [7] = &clk_mout_epll
.clk
,
716 [8] = &clk_sclk_vpll
.clk
,
719 static struct clksrc_sources clkset_sclk_audio1
= {
720 .sources
= clkset_sclk_audio1_list
,
721 .nr_sources
= ARRAY_SIZE(clkset_sclk_audio1_list
),
724 static struct clksrc_clk clk_sclk_audio1
= {
726 .name
= "sclk_audio",
727 .devname
= "soc-audio.1",
728 .enable
= s5pv210_clk_mask0_ctrl
,
729 .ctrlbit
= (1 << 25),
731 .sources
= &clkset_sclk_audio1
,
732 .reg_src
= { .reg
= S5P_CLK_SRC6
, .shift
= 4, .size
= 4 },
733 .reg_div
= { .reg
= S5P_CLK_DIV6
, .shift
= 4, .size
= 4 },
736 static struct clk
*clkset_sclk_audio2_list
[] = {
737 [0] = &clk_ext_xtal_mux
,
738 [1] = &clk_pcmcdclk0
,
739 [2] = &clk_sclk_hdmi27m
,
740 [3] = &clk_sclk_usbphy0
,
741 [4] = &clk_sclk_usbphy1
,
742 [5] = &clk_sclk_hdmiphy
,
743 [6] = &clk_mout_mpll
.clk
,
744 [7] = &clk_mout_epll
.clk
,
745 [8] = &clk_sclk_vpll
.clk
,
748 static struct clksrc_sources clkset_sclk_audio2
= {
749 .sources
= clkset_sclk_audio2_list
,
750 .nr_sources
= ARRAY_SIZE(clkset_sclk_audio2_list
),
753 static struct clksrc_clk clk_sclk_audio2
= {
755 .name
= "sclk_audio",
756 .devname
= "soc-audio.2",
757 .enable
= s5pv210_clk_mask0_ctrl
,
758 .ctrlbit
= (1 << 26),
760 .sources
= &clkset_sclk_audio2
,
761 .reg_src
= { .reg
= S5P_CLK_SRC6
, .shift
= 8, .size
= 4 },
762 .reg_div
= { .reg
= S5P_CLK_DIV6
, .shift
= 8, .size
= 4 },
765 static struct clk
*clkset_sclk_spdif_list
[] = {
766 [0] = &clk_sclk_audio0
.clk
,
767 [1] = &clk_sclk_audio1
.clk
,
768 [2] = &clk_sclk_audio2
.clk
,
771 static struct clksrc_sources clkset_sclk_spdif
= {
772 .sources
= clkset_sclk_spdif_list
,
773 .nr_sources
= ARRAY_SIZE(clkset_sclk_spdif_list
),
776 static struct clksrc_clk clk_sclk_spdif
= {
778 .name
= "sclk_spdif",
779 .enable
= s5pv210_clk_mask0_ctrl
,
780 .ctrlbit
= (1 << 27),
781 .ops
= &s5p_sclk_spdif_ops
,
783 .sources
= &clkset_sclk_spdif
,
784 .reg_src
= { .reg
= S5P_CLK_SRC6
, .shift
= 12, .size
= 2 },
787 static struct clk
*clkset_group2_list
[] = {
788 [0] = &clk_ext_xtal_mux
,
790 [2] = &clk_sclk_hdmi27m
,
791 [3] = &clk_sclk_usbphy0
,
792 [4] = &clk_sclk_usbphy1
,
793 [5] = &clk_sclk_hdmiphy
,
794 [6] = &clk_mout_mpll
.clk
,
795 [7] = &clk_mout_epll
.clk
,
796 [8] = &clk_sclk_vpll
.clk
,
799 static struct clksrc_sources clkset_group2
= {
800 .sources
= clkset_group2_list
,
801 .nr_sources
= ARRAY_SIZE(clkset_group2_list
),
804 static struct clksrc_clk clksrcs
[] = {
809 .sources
= &clkset_group1
,
810 .reg_src
= { .reg
= S5P_CLK_SRC6
, .shift
= 24, .size
= 2 },
811 .reg_div
= { .reg
= S5P_CLK_DIV6
, .shift
= 28, .size
= 4 },
814 .name
= "sclk_onenand",
816 .sources
= &clkset_sclk_onenand
,
817 .reg_src
= { .reg
= S5P_CLK_SRC0
, .shift
= 28, .size
= 1 },
818 .reg_div
= { .reg
= S5P_CLK_DIV6
, .shift
= 12, .size
= 3 },
822 .devname
= "s5pv210-fimc.0",
823 .enable
= s5pv210_clk_mask1_ctrl
,
826 .sources
= &clkset_group2
,
827 .reg_src
= { .reg
= S5P_CLK_SRC3
, .shift
= 12, .size
= 4 },
828 .reg_div
= { .reg
= S5P_CLK_DIV3
, .shift
= 12, .size
= 4 },
832 .devname
= "s5pv210-fimc.1",
833 .enable
= s5pv210_clk_mask1_ctrl
,
836 .sources
= &clkset_group2
,
837 .reg_src
= { .reg
= S5P_CLK_SRC3
, .shift
= 16, .size
= 4 },
838 .reg_div
= { .reg
= S5P_CLK_DIV3
, .shift
= 16, .size
= 4 },
842 .devname
= "s5pv210-fimc.2",
843 .enable
= s5pv210_clk_mask1_ctrl
,
846 .sources
= &clkset_group2
,
847 .reg_src
= { .reg
= S5P_CLK_SRC3
, .shift
= 20, .size
= 4 },
848 .reg_div
= { .reg
= S5P_CLK_DIV3
, .shift
= 20, .size
= 4 },
852 .enable
= s5pv210_clk_mask0_ctrl
,
855 .sources
= &clkset_group2
,
856 .reg_src
= { .reg
= S5P_CLK_SRC1
, .shift
= 12, .size
= 4 },
857 .reg_div
= { .reg
= S5P_CLK_DIV1
, .shift
= 12, .size
= 4 },
861 .enable
= s5pv210_clk_mask0_ctrl
,
864 .sources
= &clkset_group2
,
865 .reg_src
= { .reg
= S5P_CLK_SRC1
, .shift
= 16, .size
= 4 },
866 .reg_div
= { .reg
= S5P_CLK_DIV1
, .shift
= 16, .size
= 4 },
870 .enable
= s5pv210_clk_mask0_ctrl
,
873 .sources
= &clkset_group2
,
874 .reg_src
= { .reg
= S5P_CLK_SRC1
, .shift
= 20, .size
= 4 },
875 .reg_div
= { .reg
= S5P_CLK_DIV1
, .shift
= 20, .size
= 4 },
879 .devname
= "s5p-mfc",
880 .enable
= s5pv210_clk_ip0_ctrl
,
881 .ctrlbit
= (1 << 16),
883 .sources
= &clkset_group1
,
884 .reg_src
= { .reg
= S5P_CLK_SRC2
, .shift
= 4, .size
= 2 },
885 .reg_div
= { .reg
= S5P_CLK_DIV2
, .shift
= 4, .size
= 4 },
889 .enable
= s5pv210_clk_ip0_ctrl
,
890 .ctrlbit
= (1 << 12),
892 .sources
= &clkset_group1
,
893 .reg_src
= { .reg
= S5P_CLK_SRC2
, .shift
= 8, .size
= 2 },
894 .reg_div
= { .reg
= S5P_CLK_DIV2
, .shift
= 8, .size
= 4 },
898 .enable
= s5pv210_clk_ip0_ctrl
,
901 .sources
= &clkset_group1
,
902 .reg_src
= { .reg
= S5P_CLK_SRC2
, .shift
= 0, .size
= 2 },
903 .reg_div
= { .reg
= S5P_CLK_DIV2
, .shift
= 0, .size
= 4 },
907 .enable
= s5pv210_clk_mask0_ctrl
,
910 .sources
= &clkset_group2
,
911 .reg_src
= { .reg
= S5P_CLK_SRC1
, .shift
= 24, .size
= 4 },
912 .reg_div
= { .reg
= S5P_CLK_DIV1
, .shift
= 28, .size
= 4 },
916 .enable
= s5pv210_clk_mask0_ctrl
,
917 .ctrlbit
= (1 << 29),
919 .sources
= &clkset_group2
,
920 .reg_src
= { .reg
= S5P_CLK_SRC6
, .shift
= 20, .size
= 4 },
921 .reg_div
= { .reg
= S5P_CLK_DIV6
, .shift
= 24, .size
= 4 },
925 .enable
= s5pv210_clk_mask0_ctrl
,
926 .ctrlbit
= (1 << 19),
928 .sources
= &clkset_group2
,
929 .reg_src
= { .reg
= S5P_CLK_SRC5
, .shift
= 12, .size
= 4 },
930 .reg_div
= { .reg
= S5P_CLK_DIV5
, .shift
= 12, .size
= 4 },
934 static struct clksrc_clk clk_sclk_uart0
= {
937 .devname
= "s5pv210-uart.0",
938 .enable
= s5pv210_clk_mask0_ctrl
,
939 .ctrlbit
= (1 << 12),
941 .sources
= &clkset_uart
,
942 .reg_src
= { .reg
= S5P_CLK_SRC4
, .shift
= 16, .size
= 4 },
943 .reg_div
= { .reg
= S5P_CLK_DIV4
, .shift
= 16, .size
= 4 },
946 static struct clksrc_clk clk_sclk_uart1
= {
949 .devname
= "s5pv210-uart.1",
950 .enable
= s5pv210_clk_mask0_ctrl
,
951 .ctrlbit
= (1 << 13),
953 .sources
= &clkset_uart
,
954 .reg_src
= { .reg
= S5P_CLK_SRC4
, .shift
= 20, .size
= 4 },
955 .reg_div
= { .reg
= S5P_CLK_DIV4
, .shift
= 20, .size
= 4 },
958 static struct clksrc_clk clk_sclk_uart2
= {
961 .devname
= "s5pv210-uart.2",
962 .enable
= s5pv210_clk_mask0_ctrl
,
963 .ctrlbit
= (1 << 14),
965 .sources
= &clkset_uart
,
966 .reg_src
= { .reg
= S5P_CLK_SRC4
, .shift
= 24, .size
= 4 },
967 .reg_div
= { .reg
= S5P_CLK_DIV4
, .shift
= 24, .size
= 4 },
970 static struct clksrc_clk clk_sclk_uart3
= {
973 .devname
= "s5pv210-uart.3",
974 .enable
= s5pv210_clk_mask0_ctrl
,
975 .ctrlbit
= (1 << 15),
977 .sources
= &clkset_uart
,
978 .reg_src
= { .reg
= S5P_CLK_SRC4
, .shift
= 28, .size
= 4 },
979 .reg_div
= { .reg
= S5P_CLK_DIV4
, .shift
= 28, .size
= 4 },
982 static struct clksrc_clk clk_sclk_mmc0
= {
985 .devname
= "s3c-sdhci.0",
986 .enable
= s5pv210_clk_mask0_ctrl
,
989 .sources
= &clkset_group2
,
990 .reg_src
= { .reg
= S5P_CLK_SRC4
, .shift
= 0, .size
= 4 },
991 .reg_div
= { .reg
= S5P_CLK_DIV4
, .shift
= 0, .size
= 4 },
994 static struct clksrc_clk clk_sclk_mmc1
= {
997 .devname
= "s3c-sdhci.1",
998 .enable
= s5pv210_clk_mask0_ctrl
,
1001 .sources
= &clkset_group2
,
1002 .reg_src
= { .reg
= S5P_CLK_SRC4
, .shift
= 4, .size
= 4 },
1003 .reg_div
= { .reg
= S5P_CLK_DIV4
, .shift
= 4, .size
= 4 },
1006 static struct clksrc_clk clk_sclk_mmc2
= {
1009 .devname
= "s3c-sdhci.2",
1010 .enable
= s5pv210_clk_mask0_ctrl
,
1011 .ctrlbit
= (1 << 10),
1013 .sources
= &clkset_group2
,
1014 .reg_src
= { .reg
= S5P_CLK_SRC4
, .shift
= 8, .size
= 4 },
1015 .reg_div
= { .reg
= S5P_CLK_DIV4
, .shift
= 8, .size
= 4 },
1018 static struct clksrc_clk clk_sclk_mmc3
= {
1021 .devname
= "s3c-sdhci.3",
1022 .enable
= s5pv210_clk_mask0_ctrl
,
1023 .ctrlbit
= (1 << 11),
1025 .sources
= &clkset_group2
,
1026 .reg_src
= { .reg
= S5P_CLK_SRC4
, .shift
= 12, .size
= 4 },
1027 .reg_div
= { .reg
= S5P_CLK_DIV4
, .shift
= 12, .size
= 4 },
1030 static struct clksrc_clk clk_sclk_spi0
= {
1033 .devname
= "s3c64xx-spi.0",
1034 .enable
= s5pv210_clk_mask0_ctrl
,
1035 .ctrlbit
= (1 << 16),
1037 .sources
= &clkset_group2
,
1038 .reg_src
= { .reg
= S5P_CLK_SRC5
, .shift
= 0, .size
= 4 },
1039 .reg_div
= { .reg
= S5P_CLK_DIV5
, .shift
= 0, .size
= 4 },
1042 static struct clksrc_clk clk_sclk_spi1
= {
1045 .devname
= "s3c64xx-spi.1",
1046 .enable
= s5pv210_clk_mask0_ctrl
,
1047 .ctrlbit
= (1 << 17),
1049 .sources
= &clkset_group2
,
1050 .reg_src
= { .reg
= S5P_CLK_SRC5
, .shift
= 4, .size
= 4 },
1051 .reg_div
= { .reg
= S5P_CLK_DIV5
, .shift
= 4, .size
= 4 },
1055 static struct clksrc_clk
*clksrc_cdev
[] = {
1068 static struct clk
*clk_cdev
[] = {
1075 /* Clock initialisation code */
1076 static struct clksrc_clk
*sysclks
[] = {
1098 static u32 epll_div
[][6] = {
1099 { 48000000, 0, 48, 3, 3, 0 },
1100 { 96000000, 0, 48, 3, 2, 0 },
1101 { 144000000, 1, 72, 3, 2, 0 },
1102 { 192000000, 0, 48, 3, 1, 0 },
1103 { 288000000, 1, 72, 3, 1, 0 },
1104 { 32750000, 1, 65, 3, 4, 35127 },
1105 { 32768000, 1, 65, 3, 4, 35127 },
1106 { 45158400, 0, 45, 3, 3, 10355 },
1107 { 45000000, 0, 45, 3, 3, 10355 },
1108 { 45158000, 0, 45, 3, 3, 10355 },
1109 { 49125000, 0, 49, 3, 3, 9961 },
1110 { 49152000, 0, 49, 3, 3, 9961 },
1111 { 67737600, 1, 67, 3, 3, 48366 },
1112 { 67738000, 1, 67, 3, 3, 48366 },
1113 { 73800000, 1, 73, 3, 3, 47710 },
1114 { 73728000, 1, 73, 3, 3, 47710 },
1115 { 36000000, 1, 32, 3, 4, 0 },
1116 { 60000000, 1, 60, 3, 3, 0 },
1117 { 72000000, 1, 72, 3, 3, 0 },
1118 { 80000000, 1, 80, 3, 3, 0 },
1119 { 84000000, 0, 42, 3, 2, 0 },
1120 { 50000000, 0, 50, 3, 3, 0 },
1123 static int s5pv210_epll_set_rate(struct clk
*clk
, unsigned long rate
)
1125 unsigned int epll_con
, epll_con_k
;
1128 /* Return if nothing changed */
1129 if (clk
->rate
== rate
)
1132 epll_con
= __raw_readl(S5P_EPLL_CON
);
1133 epll_con_k
= __raw_readl(S5P_EPLL_CON1
);
1135 epll_con_k
&= ~PLL46XX_KDIV_MASK
;
1136 epll_con
&= ~(1 << 27 |
1137 PLL46XX_MDIV_MASK
<< PLL46XX_MDIV_SHIFT
|
1138 PLL46XX_PDIV_MASK
<< PLL46XX_PDIV_SHIFT
|
1139 PLL46XX_SDIV_MASK
<< PLL46XX_SDIV_SHIFT
);
1141 for (i
= 0; i
< ARRAY_SIZE(epll_div
); i
++) {
1142 if (epll_div
[i
][0] == rate
) {
1143 epll_con_k
|= epll_div
[i
][5] << 0;
1144 epll_con
|= (epll_div
[i
][1] << 27 |
1145 epll_div
[i
][2] << PLL46XX_MDIV_SHIFT
|
1146 epll_div
[i
][3] << PLL46XX_PDIV_SHIFT
|
1147 epll_div
[i
][4] << PLL46XX_SDIV_SHIFT
);
1152 if (i
== ARRAY_SIZE(epll_div
)) {
1153 printk(KERN_ERR
"%s: Invalid Clock EPLL Frequency\n",
1158 __raw_writel(epll_con
, S5P_EPLL_CON
);
1159 __raw_writel(epll_con_k
, S5P_EPLL_CON1
);
1161 printk(KERN_WARNING
"EPLL Rate changes from %lu to %lu\n",
1169 static struct clk_ops s5pv210_epll_ops
= {
1170 .set_rate
= s5pv210_epll_set_rate
,
1171 .get_rate
= s5p_epll_get_rate
,
1174 static u32 vpll_div
[][5] = {
1175 { 54000000, 3, 53, 3, 0 },
1176 { 108000000, 3, 53, 2, 0 },
1179 static unsigned long s5pv210_vpll_get_rate(struct clk
*clk
)
1184 static int s5pv210_vpll_set_rate(struct clk
*clk
, unsigned long rate
)
1186 unsigned int vpll_con
;
1189 /* Return if nothing changed */
1190 if (clk
->rate
== rate
)
1193 vpll_con
= __raw_readl(S5P_VPLL_CON
);
1194 vpll_con
&= ~(0x1 << 27 | \
1195 PLL90XX_MDIV_MASK
<< PLL90XX_MDIV_SHIFT
| \
1196 PLL90XX_PDIV_MASK
<< PLL90XX_PDIV_SHIFT
| \
1197 PLL90XX_SDIV_MASK
<< PLL90XX_SDIV_SHIFT
);
1199 for (i
= 0; i
< ARRAY_SIZE(vpll_div
); i
++) {
1200 if (vpll_div
[i
][0] == rate
) {
1201 vpll_con
|= vpll_div
[i
][1] << PLL90XX_PDIV_SHIFT
;
1202 vpll_con
|= vpll_div
[i
][2] << PLL90XX_MDIV_SHIFT
;
1203 vpll_con
|= vpll_div
[i
][3] << PLL90XX_SDIV_SHIFT
;
1204 vpll_con
|= vpll_div
[i
][4] << 27;
1209 if (i
== ARRAY_SIZE(vpll_div
)) {
1210 printk(KERN_ERR
"%s: Invalid Clock VPLL Frequency\n",
1215 __raw_writel(vpll_con
, S5P_VPLL_CON
);
1217 /* Wait for VPLL lock */
1218 while (!(__raw_readl(S5P_VPLL_CON
) & (1 << PLL90XX_LOCKED_SHIFT
)))
1224 static struct clk_ops s5pv210_vpll_ops
= {
1225 .get_rate
= s5pv210_vpll_get_rate
,
1226 .set_rate
= s5pv210_vpll_set_rate
,
1229 void __init_or_cpufreq
s5pv210_setup_clocks(void)
1231 struct clk
*xtal_clk
;
1232 unsigned long vpllsrc
;
1233 unsigned long armclk
;
1234 unsigned long hclk_msys
;
1235 unsigned long hclk_dsys
;
1236 unsigned long hclk_psys
;
1237 unsigned long pclk_msys
;
1238 unsigned long pclk_dsys
;
1239 unsigned long pclk_psys
;
1245 u32 clkdiv0
, clkdiv1
;
1247 /* Set functions for clk_fout_epll */
1248 clk_fout_epll
.enable
= s5p_epll_enable
;
1249 clk_fout_epll
.ops
= &s5pv210_epll_ops
;
1251 printk(KERN_DEBUG
"%s: registering clocks\n", __func__
);
1253 clkdiv0
= __raw_readl(S5P_CLK_DIV0
);
1254 clkdiv1
= __raw_readl(S5P_CLK_DIV1
);
1256 printk(KERN_DEBUG
"%s: clkdiv0 = %08x, clkdiv1 = %08x\n",
1257 __func__
, clkdiv0
, clkdiv1
);
1259 xtal_clk
= clk_get(NULL
, "xtal");
1260 BUG_ON(IS_ERR(xtal_clk
));
1262 xtal
= clk_get_rate(xtal_clk
);
1265 printk(KERN_DEBUG
"%s: xtal is %ld\n", __func__
, xtal
);
1267 apll
= s5p_get_pll45xx(xtal
, __raw_readl(S5P_APLL_CON
), pll_4508
);
1268 mpll
= s5p_get_pll45xx(xtal
, __raw_readl(S5P_MPLL_CON
), pll_4502
);
1269 epll
= s5p_get_pll46xx(xtal
, __raw_readl(S5P_EPLL_CON
),
1270 __raw_readl(S5P_EPLL_CON1
), pll_4600
);
1271 vpllsrc
= clk_get_rate(&clk_vpllsrc
.clk
);
1272 vpll
= s5p_get_pll45xx(vpllsrc
, __raw_readl(S5P_VPLL_CON
), pll_4502
);
1274 clk_fout_apll
.ops
= &clk_fout_apll_ops
;
1275 clk_fout_mpll
.rate
= mpll
;
1276 clk_fout_epll
.rate
= epll
;
1277 clk_fout_vpll
.ops
= &s5pv210_vpll_ops
;
1278 clk_fout_vpll
.rate
= vpll
;
1280 printk(KERN_INFO
"S5PV210: PLL settings, A=%ld, M=%ld, E=%ld V=%ld",
1281 apll
, mpll
, epll
, vpll
);
1283 armclk
= clk_get_rate(&clk_armclk
.clk
);
1284 hclk_msys
= clk_get_rate(&clk_hclk_msys
.clk
);
1285 hclk_dsys
= clk_get_rate(&clk_hclk_dsys
.clk
);
1286 hclk_psys
= clk_get_rate(&clk_hclk_psys
.clk
);
1287 pclk_msys
= clk_get_rate(&clk_pclk_msys
.clk
);
1288 pclk_dsys
= clk_get_rate(&clk_pclk_dsys
.clk
);
1289 pclk_psys
= clk_get_rate(&clk_pclk_psys
.clk
);
1291 printk(KERN_INFO
"S5PV210: ARMCLK=%ld, HCLKM=%ld, HCLKD=%ld\n"
1292 "HCLKP=%ld, PCLKM=%ld, PCLKD=%ld, PCLKP=%ld\n",
1293 armclk
, hclk_msys
, hclk_dsys
, hclk_psys
,
1294 pclk_msys
, pclk_dsys
, pclk_psys
);
1296 clk_f
.rate
= armclk
;
1297 clk_h
.rate
= hclk_psys
;
1298 clk_p
.rate
= pclk_psys
;
1300 for (ptr
= 0; ptr
< ARRAY_SIZE(clksrcs
); ptr
++)
1301 s3c_set_clksrc(&clksrcs
[ptr
], true);
1304 static struct clk
*clks
[] __initdata
= {
1314 static struct clk_lookup s5pv210_clk_lookup
[] = {
1315 CLKDEV_INIT(NULL
, "clk_uart_baud0", &clk_p
),
1316 CLKDEV_INIT("s5pv210-uart.0", "clk_uart_baud1", &clk_sclk_uart0
.clk
),
1317 CLKDEV_INIT("s5pv210-uart.1", "clk_uart_baud1", &clk_sclk_uart1
.clk
),
1318 CLKDEV_INIT("s5pv210-uart.2", "clk_uart_baud1", &clk_sclk_uart2
.clk
),
1319 CLKDEV_INIT("s5pv210-uart.3", "clk_uart_baud1", &clk_sclk_uart3
.clk
),
1320 CLKDEV_INIT("s3c-sdhci.0", "mmc_busclk.0", &clk_hsmmc0
),
1321 CLKDEV_INIT("s3c-sdhci.1", "mmc_busclk.0", &clk_hsmmc1
),
1322 CLKDEV_INIT("s3c-sdhci.2", "mmc_busclk.0", &clk_hsmmc2
),
1323 CLKDEV_INIT("s3c-sdhci.3", "mmc_busclk.0", &clk_hsmmc3
),
1324 CLKDEV_INIT("s3c-sdhci.0", "mmc_busclk.2", &clk_sclk_mmc0
.clk
),
1325 CLKDEV_INIT("s3c-sdhci.1", "mmc_busclk.2", &clk_sclk_mmc1
.clk
),
1326 CLKDEV_INIT("s3c-sdhci.2", "mmc_busclk.2", &clk_sclk_mmc2
.clk
),
1327 CLKDEV_INIT("s3c-sdhci.3", "mmc_busclk.2", &clk_sclk_mmc3
.clk
),
1328 CLKDEV_INIT(NULL
, "spi_busclk0", &clk_p
),
1329 CLKDEV_INIT("s3c64xx-spi.0", "spi_busclk1", &clk_sclk_spi0
.clk
),
1330 CLKDEV_INIT("s3c64xx-spi.1", "spi_busclk1", &clk_sclk_spi1
.clk
),
1333 void __init
s5pv210_register_clocks(void)
1337 s3c24xx_register_clocks(clks
, ARRAY_SIZE(clks
));
1339 for (ptr
= 0; ptr
< ARRAY_SIZE(sysclks
); ptr
++)
1340 s3c_register_clksrc(sysclks
[ptr
], 1);
1342 for (ptr
= 0; ptr
< ARRAY_SIZE(sclk_tv
); ptr
++)
1343 s3c_register_clksrc(sclk_tv
[ptr
], 1);
1345 for (ptr
= 0; ptr
< ARRAY_SIZE(clksrc_cdev
); ptr
++)
1346 s3c_register_clksrc(clksrc_cdev
[ptr
], 1);
1348 s3c_register_clksrc(clksrcs
, ARRAY_SIZE(clksrcs
));
1349 s3c_register_clocks(init_clocks
, ARRAY_SIZE(init_clocks
));
1351 s3c_register_clocks(init_clocks_off
, ARRAY_SIZE(init_clocks_off
));
1352 s3c_disable_clocks(init_clocks_off
, ARRAY_SIZE(init_clocks_off
));
1353 clkdev_add_table(s5pv210_clk_lookup
, ARRAY_SIZE(s5pv210_clk_lookup
));
1355 s3c24xx_register_clocks(clk_cdev
, ARRAY_SIZE(clk_cdev
));
1356 for (ptr
= 0; ptr
< ARRAY_SIZE(clk_cdev
); ptr
++)
1357 s3c_disable_clocks(clk_cdev
[ptr
], 1);
1359 s3c24xx_register_clock(&dummy_apb_pclk
);