spi-topcliff-pch: Fix issue for transmitting over 4KByte
[zen-stable.git] / arch / ia64 / include / asm / uv / uv_hub.h
blob53e9dfacd07393a57b9ae9ab114c2e4b5596f4dc
1 /*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
6 * SGI UV architectural definitions
8 * Copyright (C) 2008 Silicon Graphics, Inc. All rights reserved.
9 */
11 #ifndef __ASM_IA64_UV_HUB_H__
12 #define __ASM_IA64_UV_HUB_H__
14 #include <linux/numa.h>
15 #include <linux/percpu.h>
16 #include <asm/types.h>
17 #include <asm/percpu.h>
21 * Addressing Terminology
23 * M - The low M bits of a physical address represent the offset
24 * into the blade local memory. RAM memory on a blade is physically
25 * contiguous (although various IO spaces may punch holes in
26 * it)..
28 * N - Number of bits in the node portion of a socket physical
29 * address.
31 * NASID - network ID of a router, Mbrick or Cbrick. Nasid values of
32 * routers always have low bit of 1, C/MBricks have low bit
33 * equal to 0. Most addressing macros that target UV hub chips
34 * right shift the NASID by 1 to exclude the always-zero bit.
35 * NASIDs contain up to 15 bits.
37 * GNODE - NASID right shifted by 1 bit. Most mmrs contain gnodes instead
38 * of nasids.
40 * PNODE - the low N bits of the GNODE. The PNODE is the most useful variant
41 * of the nasid for socket usage.
44 * NumaLink Global Physical Address Format:
45 * +--------------------------------+---------------------+
46 * |00..000| GNODE | NodeOffset |
47 * +--------------------------------+---------------------+
48 * |<-------53 - M bits --->|<--------M bits ----->
50 * M - number of node offset bits (35 .. 40)
53 * Memory/UV-HUB Processor Socket Address Format:
54 * +----------------+---------------+---------------------+
55 * |00..000000000000| PNODE | NodeOffset |
56 * +----------------+---------------+---------------------+
57 * <--- N bits --->|<--------M bits ----->
59 * M - number of node offset bits (35 .. 40)
60 * N - number of PNODE bits (0 .. 10)
62 * Note: M + N cannot currently exceed 44 (x86_64) or 46 (IA64).
63 * The actual values are configuration dependent and are set at
64 * boot time. M & N values are set by the hardware/BIOS at boot.
69 * Maximum number of bricks in all partitions and in all coherency domains.
70 * This is the total number of bricks accessible in the numalink fabric. It
71 * includes all C & M bricks. Routers are NOT included.
73 * This value is also the value of the maximum number of non-router NASIDs
74 * in the numalink fabric.
76 * NOTE: a brick may contain 1 or 2 OS nodes. Don't get these confused.
78 #define UV_MAX_NUMALINK_BLADES 16384
81 * Maximum number of C/Mbricks within a software SSI (hardware may support
82 * more).
84 #define UV_MAX_SSI_BLADES 1
87 * The largest possible NASID of a C or M brick (+ 2)
89 #define UV_MAX_NASID_VALUE (UV_MAX_NUMALINK_NODES * 2)
92 * The following defines attributes of the HUB chip. These attributes are
93 * frequently referenced and are kept in the per-cpu data areas of each cpu.
94 * They are kept together in a struct to minimize cache misses.
96 struct uv_hub_info_s {
97 unsigned long global_mmr_base;
98 unsigned long gpa_mask;
99 unsigned long gnode_upper;
100 unsigned long lowmem_remap_top;
101 unsigned long lowmem_remap_base;
102 unsigned short pnode;
103 unsigned short pnode_mask;
104 unsigned short coherency_domain_number;
105 unsigned short numa_blade_id;
106 unsigned char blade_processor_id;
107 unsigned char m_val;
108 unsigned char n_val;
110 DECLARE_PER_CPU(struct uv_hub_info_s, __uv_hub_info);
111 #define uv_hub_info (&__get_cpu_var(__uv_hub_info))
112 #define uv_cpu_hub_info(cpu) (&per_cpu(__uv_hub_info, cpu))
115 * Local & Global MMR space macros.
116 * Note: macros are intended to be used ONLY by inline functions
117 * in this file - not by other kernel code.
118 * n - NASID (full 15-bit global nasid)
119 * g - GNODE (full 15-bit global nasid, right shifted 1)
120 * p - PNODE (local part of nsids, right shifted 1)
122 #define UV_NASID_TO_PNODE(n) (((n) >> 1) & uv_hub_info->pnode_mask)
123 #define UV_PNODE_TO_NASID(p) (((p) << 1) | uv_hub_info->gnode_upper)
125 #define UV_LOCAL_MMR_BASE 0xf4000000UL
126 #define UV_GLOBAL_MMR32_BASE 0xf8000000UL
127 #define UV_GLOBAL_MMR64_BASE (uv_hub_info->global_mmr_base)
129 #define UV_GLOBAL_MMR32_PNODE_SHIFT 15
130 #define UV_GLOBAL_MMR64_PNODE_SHIFT 26
132 #define UV_GLOBAL_MMR32_PNODE_BITS(p) ((p) << (UV_GLOBAL_MMR32_PNODE_SHIFT))
134 #define UV_GLOBAL_MMR64_PNODE_BITS(p) \
135 ((unsigned long)(p) << UV_GLOBAL_MMR64_PNODE_SHIFT)
138 * Macros for converting between kernel virtual addresses, socket local physical
139 * addresses, and UV global physical addresses.
140 * Note: use the standard __pa() & __va() macros for converting
141 * between socket virtual and socket physical addresses.
144 /* socket phys RAM --> UV global physical address */
145 static inline unsigned long uv_soc_phys_ram_to_gpa(unsigned long paddr)
147 if (paddr < uv_hub_info->lowmem_remap_top)
148 paddr += uv_hub_info->lowmem_remap_base;
149 return paddr | uv_hub_info->gnode_upper;
153 /* socket virtual --> UV global physical address */
154 static inline unsigned long uv_gpa(void *v)
156 return __pa(v) | uv_hub_info->gnode_upper;
159 /* socket virtual --> UV global physical address */
160 static inline void *uv_vgpa(void *v)
162 return (void *)uv_gpa(v);
165 /* UV global physical address --> socket virtual */
166 static inline void *uv_va(unsigned long gpa)
168 return __va(gpa & uv_hub_info->gpa_mask);
171 /* pnode, offset --> socket virtual */
172 static inline void *uv_pnode_offset_to_vaddr(int pnode, unsigned long offset)
174 return __va(((unsigned long)pnode << uv_hub_info->m_val) | offset);
179 * Access global MMRs using the low memory MMR32 space. This region supports
180 * faster MMR access but not all MMRs are accessible in this space.
182 static inline unsigned long *uv_global_mmr32_address(int pnode,
183 unsigned long offset)
185 return __va(UV_GLOBAL_MMR32_BASE |
186 UV_GLOBAL_MMR32_PNODE_BITS(pnode) | offset);
189 static inline void uv_write_global_mmr32(int pnode, unsigned long offset,
190 unsigned long val)
192 *uv_global_mmr32_address(pnode, offset) = val;
195 static inline unsigned long uv_read_global_mmr32(int pnode,
196 unsigned long offset)
198 return *uv_global_mmr32_address(pnode, offset);
202 * Access Global MMR space using the MMR space located at the top of physical
203 * memory.
205 static inline unsigned long *uv_global_mmr64_address(int pnode,
206 unsigned long offset)
208 return __va(UV_GLOBAL_MMR64_BASE |
209 UV_GLOBAL_MMR64_PNODE_BITS(pnode) | offset);
212 static inline void uv_write_global_mmr64(int pnode, unsigned long offset,
213 unsigned long val)
215 *uv_global_mmr64_address(pnode, offset) = val;
218 static inline unsigned long uv_read_global_mmr64(int pnode,
219 unsigned long offset)
221 return *uv_global_mmr64_address(pnode, offset);
225 * Access hub local MMRs. Faster than using global space but only local MMRs
226 * are accessible.
228 static inline unsigned long *uv_local_mmr_address(unsigned long offset)
230 return __va(UV_LOCAL_MMR_BASE | offset);
233 static inline unsigned long uv_read_local_mmr(unsigned long offset)
235 return *uv_local_mmr_address(offset);
238 static inline void uv_write_local_mmr(unsigned long offset, unsigned long val)
240 *uv_local_mmr_address(offset) = val;
244 * Structures and definitions for converting between cpu, node, pnode, and blade
245 * numbers.
248 /* Blade-local cpu number of current cpu. Numbered 0 .. <# cpus on the blade> */
249 static inline int uv_blade_processor_id(void)
251 return smp_processor_id();
254 /* Blade number of current cpu. Numnbered 0 .. <#blades -1> */
255 static inline int uv_numa_blade_id(void)
257 return 0;
260 /* Convert a cpu number to the the UV blade number */
261 static inline int uv_cpu_to_blade_id(int cpu)
263 return 0;
266 /* Convert linux node number to the UV blade number */
267 static inline int uv_node_to_blade_id(int nid)
269 return 0;
272 /* Convert a blade id to the PNODE of the blade */
273 static inline int uv_blade_to_pnode(int bid)
275 return 0;
278 /* Determine the number of possible cpus on a blade */
279 static inline int uv_blade_nr_possible_cpus(int bid)
281 return num_possible_cpus();
284 /* Determine the number of online cpus on a blade */
285 static inline int uv_blade_nr_online_cpus(int bid)
287 return num_online_cpus();
290 /* Convert a cpu id to the PNODE of the blade containing the cpu */
291 static inline int uv_cpu_to_pnode(int cpu)
293 return 0;
296 /* Convert a linux node number to the PNODE of the blade */
297 static inline int uv_node_to_pnode(int nid)
299 return 0;
302 /* Maximum possible number of blades */
303 static inline int uv_num_possible_blades(void)
305 return 1;
308 static inline void uv_hub_send_ipi(int pnode, int apicid, int vector)
310 /* not currently needed on ia64 */
314 #endif /* __ASM_IA64_UV_HUB__ */