spi-topcliff-pch: Fix issue for transmitting over 4KByte
[zen-stable.git] / arch / m68k / include / asm / m520xsim.h
blobeda62de7e607aeb07132a96bbb995caf28a90b49
1 /****************************************************************************/
3 /*
4 * m520xsim.h -- ColdFire 5207/5208 System Integration Module support.
6 * (C) Copyright 2005, Intec Automation (mike@steroidmicros.com)
7 */
9 /****************************************************************************/
10 #ifndef m520xsim_h
11 #define m520xsim_h
12 /****************************************************************************/
14 #define CPU_NAME "COLDFIRE(m520x)"
15 #define CPU_INSTR_PER_JIFFY 3
16 #define MCF_BUSCLK (MCF_CLK / 2)
18 #include <asm/m52xxacr.h>
21 * Define the 520x SIM register set addresses.
23 #define MCFICM_INTC0 0xFC048000 /* Base for Interrupt Ctrl 0 */
24 #define MCFINTC_IPRH 0x00 /* Interrupt pending 32-63 */
25 #define MCFINTC_IPRL 0x04 /* Interrupt pending 1-31 */
26 #define MCFINTC_IMRH 0x08 /* Interrupt mask 32-63 */
27 #define MCFINTC_IMRL 0x0c /* Interrupt mask 1-31 */
28 #define MCFINTC_INTFRCH 0x10 /* Interrupt force 32-63 */
29 #define MCFINTC_INTFRCL 0x14 /* Interrupt force 1-31 */
30 #define MCFINTC_SIMR 0x1c /* Set interrupt mask 0-63 */
31 #define MCFINTC_CIMR 0x1d /* Clear interrupt mask 0-63 */
32 #define MCFINTC_ICR0 0x40 /* Base ICR register */
35 * The common interrupt controller code just wants to know the absolute
36 * address to the SIMR and CIMR registers (not offsets into IPSBAR).
37 * The 520x family only has a single INTC unit.
39 #define MCFINTC0_SIMR (MCFICM_INTC0 + MCFINTC_SIMR)
40 #define MCFINTC0_CIMR (MCFICM_INTC0 + MCFINTC_CIMR)
41 #define MCFINTC0_ICR0 (MCFICM_INTC0 + MCFINTC_ICR0)
42 #define MCFINTC1_SIMR (0)
43 #define MCFINTC1_CIMR (0)
44 #define MCFINTC1_ICR0 (0)
46 #define MCFINT_VECBASE 64
47 #define MCFINT_UART0 26 /* Interrupt number for UART0 */
48 #define MCFINT_UART1 27 /* Interrupt number for UART1 */
49 #define MCFINT_UART2 28 /* Interrupt number for UART2 */
50 #define MCFINT_QSPI 31 /* Interrupt number for QSPI */
51 #define MCFINT_PIT1 4 /* Interrupt number for PIT1 (PIT0 in processor) */
54 * SDRAM configuration registers.
56 #define MCFSIM_SDMR 0xFC0a8000 /* SDRAM Mode/Extended Mode Register */
57 #define MCFSIM_SDCR 0xFC0a8004 /* SDRAM Control Register */
58 #define MCFSIM_SDCFG1 0xFC0a8008 /* SDRAM Configuration Register 1 */
59 #define MCFSIM_SDCFG2 0xFC0a800c /* SDRAM Configuration Register 2 */
60 #define MCFSIM_SDCS0 0xFC0a8110 /* SDRAM Chip Select 0 Configuration */
61 #define MCFSIM_SDCS1 0xFC0a8114 /* SDRAM Chip Select 1 Configuration */
64 * EPORT and GPIO registers.
66 #define MCFEPORT_EPPAR 0xFC088000
67 #define MCFEPORT_EPDDR 0xFC088002
68 #define MCFEPORT_EPIER 0xFC088003
69 #define MCFEPORT_EPDR 0xFC088004
70 #define MCFEPORT_EPPDR 0xFC088005
71 #define MCFEPORT_EPFR 0xFC088006
73 #define MCFGPIO_PODR_BUSCTL 0xFC0A4000
74 #define MCFGPIO_PODR_BE 0xFC0A4001
75 #define MCFGPIO_PODR_CS 0xFC0A4002
76 #define MCFGPIO_PODR_FECI2C 0xFC0A4003
77 #define MCFGPIO_PODR_QSPI 0xFC0A4004
78 #define MCFGPIO_PODR_TIMER 0xFC0A4005
79 #define MCFGPIO_PODR_UART 0xFC0A4006
80 #define MCFGPIO_PODR_FECH 0xFC0A4007
81 #define MCFGPIO_PODR_FECL 0xFC0A4008
83 #define MCFGPIO_PDDR_BUSCTL 0xFC0A400C
84 #define MCFGPIO_PDDR_BE 0xFC0A400D
85 #define MCFGPIO_PDDR_CS 0xFC0A400E
86 #define MCFGPIO_PDDR_FECI2C 0xFC0A400F
87 #define MCFGPIO_PDDR_QSPI 0xFC0A4010
88 #define MCFGPIO_PDDR_TIMER 0xFC0A4011
89 #define MCFGPIO_PDDR_UART 0xFC0A4012
90 #define MCFGPIO_PDDR_FECH 0xFC0A4013
91 #define MCFGPIO_PDDR_FECL 0xFC0A4014
93 #define MCFGPIO_PPDSDR_CS 0xFC0A401A
94 #define MCFGPIO_PPDSDR_FECI2C 0xFC0A401B
95 #define MCFGPIO_PPDSDR_QSPI 0xFC0A401C
96 #define MCFGPIO_PPDSDR_TIMER 0xFC0A401D
97 #define MCFGPIO_PPDSDR_UART 0xFC0A401E
98 #define MCFGPIO_PPDSDR_FECH 0xFC0A401F
99 #define MCFGPIO_PPDSDR_FECL 0xFC0A4020
101 #define MCFGPIO_PCLRR_BUSCTL 0xFC0A4024
102 #define MCFGPIO_PCLRR_BE 0xFC0A4025
103 #define MCFGPIO_PCLRR_CS 0xFC0A4026
104 #define MCFGPIO_PCLRR_FECI2C 0xFC0A4027
105 #define MCFGPIO_PCLRR_QSPI 0xFC0A4028
106 #define MCFGPIO_PCLRR_TIMER 0xFC0A4029
107 #define MCFGPIO_PCLRR_UART 0xFC0A402A
108 #define MCFGPIO_PCLRR_FECH 0xFC0A402B
109 #define MCFGPIO_PCLRR_FECL 0xFC0A402C
112 * Generic GPIO support
114 #define MCFGPIO_PODR MCFGPIO_PODR_CS
115 #define MCFGPIO_PDDR MCFGPIO_PDDR_CS
116 #define MCFGPIO_PPDR MCFGPIO_PPDSDR_CS
117 #define MCFGPIO_SETR MCFGPIO_PPDSDR_CS
118 #define MCFGPIO_CLRR MCFGPIO_PCLRR_CS
120 #define MCFGPIO_PIN_MAX 80
121 #define MCFGPIO_IRQ_MAX 8
122 #define MCFGPIO_IRQ_VECBASE MCFINT_VECBASE
124 #define MCF_GPIO_PAR_UART 0xFC0A4036
125 #define MCF_GPIO_PAR_FECI2C 0xFC0A4033
126 #define MCF_GPIO_PAR_QSPI 0xFC0A4034
127 #define MCF_GPIO_PAR_FEC 0xFC0A4038
129 #define MCF_GPIO_PAR_UART_PAR_URXD0 (0x0001)
130 #define MCF_GPIO_PAR_UART_PAR_UTXD0 (0x0002)
132 #define MCF_GPIO_PAR_UART_PAR_URXD1 (0x0040)
133 #define MCF_GPIO_PAR_UART_PAR_UTXD1 (0x0080)
135 #define MCF_GPIO_PAR_FECI2C_PAR_SDA_URXD2 (0x02)
136 #define MCF_GPIO_PAR_FECI2C_PAR_SCL_UTXD2 (0x04)
139 * PIT timer module.
141 #define MCFPIT_BASE1 0xFC080000 /* Base address of TIMER1 */
142 #define MCFPIT_BASE2 0xFC084000 /* Base address of TIMER2 */
145 * UART module.
147 #define MCFUART_BASE1 0xFC060000 /* Base address of UART1 */
148 #define MCFUART_BASE2 0xFC064000 /* Base address of UART2 */
149 #define MCFUART_BASE3 0xFC068000 /* Base address of UART2 */
152 * FEC module.
154 #define MCFFEC_BASE 0xFC030000 /* Base of FEC ethernet */
155 #define MCFFEC_SIZE 0x800 /* Register set size */
158 * Reset Control Unit.
160 #define MCF_RCR 0xFC0A0000
161 #define MCF_RSR 0xFC0A0001
163 #define MCF_RCR_SWRESET 0x80 /* Software reset bit */
164 #define MCF_RCR_FRCSTOUT 0x40 /* Force external reset */
166 /****************************************************************************/
167 #endif /* m520xsim_h */