spi-topcliff-pch: Fix issue for transmitting over 4KByte
[zen-stable.git] / arch / mips / alchemy / common / gpiolib.c
blobf1b50f0c01db470ce008f74c1855532ded04c4be
1 /*
2 * Copyright (C) 2007-2009, OpenWrt.org, Florian Fainelli <florian@openwrt.org>
3 * GPIOLIB support for Alchemy chips.
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License as published by the
7 * Free Software Foundation; either version 2 of the License, or (at your
8 * option) any later version.
10 * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
11 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
12 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
13 * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
14 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
15 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
16 * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
17 * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
18 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
19 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
21 * You should have received a copy of the GNU General Public License along
22 * with this program; if not, write to the Free Software Foundation, Inc.,
23 * 675 Mass Ave, Cambridge, MA 02139, USA.
25 * Notes :
26 * This file must ONLY be built when CONFIG_GPIOLIB=y and
27 * CONFIG_ALCHEMY_GPIO_INDIRECT=n, otherwise compilation will fail!
28 * au1000 SoC have only one GPIO block : GPIO1
29 * Au1100, Au15x0, Au12x0 have a second one : GPIO2
30 * Au1300 is totally different: 1 block with up to 128 GPIOs
33 #include <linux/init.h>
34 #include <linux/kernel.h>
35 #include <linux/module.h>
36 #include <linux/types.h>
37 #include <linux/gpio.h>
38 #include <asm/mach-au1x00/gpio-au1000.h>
39 #include <asm/mach-au1x00/gpio-au1300.h>
41 static int gpio2_get(struct gpio_chip *chip, unsigned offset)
43 return alchemy_gpio2_get_value(offset + ALCHEMY_GPIO2_BASE);
46 static void gpio2_set(struct gpio_chip *chip, unsigned offset, int value)
48 alchemy_gpio2_set_value(offset + ALCHEMY_GPIO2_BASE, value);
51 static int gpio2_direction_input(struct gpio_chip *chip, unsigned offset)
53 return alchemy_gpio2_direction_input(offset + ALCHEMY_GPIO2_BASE);
56 static int gpio2_direction_output(struct gpio_chip *chip, unsigned offset,
57 int value)
59 return alchemy_gpio2_direction_output(offset + ALCHEMY_GPIO2_BASE,
60 value);
63 static int gpio2_to_irq(struct gpio_chip *chip, unsigned offset)
65 return alchemy_gpio2_to_irq(offset + ALCHEMY_GPIO2_BASE);
69 static int gpio1_get(struct gpio_chip *chip, unsigned offset)
71 return alchemy_gpio1_get_value(offset + ALCHEMY_GPIO1_BASE);
74 static void gpio1_set(struct gpio_chip *chip,
75 unsigned offset, int value)
77 alchemy_gpio1_set_value(offset + ALCHEMY_GPIO1_BASE, value);
80 static int gpio1_direction_input(struct gpio_chip *chip, unsigned offset)
82 return alchemy_gpio1_direction_input(offset + ALCHEMY_GPIO1_BASE);
85 static int gpio1_direction_output(struct gpio_chip *chip,
86 unsigned offset, int value)
88 return alchemy_gpio1_direction_output(offset + ALCHEMY_GPIO1_BASE,
89 value);
92 static int gpio1_to_irq(struct gpio_chip *chip, unsigned offset)
94 return alchemy_gpio1_to_irq(offset + ALCHEMY_GPIO1_BASE);
97 struct gpio_chip alchemy_gpio_chip[] = {
98 [0] = {
99 .label = "alchemy-gpio1",
100 .direction_input = gpio1_direction_input,
101 .direction_output = gpio1_direction_output,
102 .get = gpio1_get,
103 .set = gpio1_set,
104 .to_irq = gpio1_to_irq,
105 .base = ALCHEMY_GPIO1_BASE,
106 .ngpio = ALCHEMY_GPIO1_NUM,
108 [1] = {
109 .label = "alchemy-gpio2",
110 .direction_input = gpio2_direction_input,
111 .direction_output = gpio2_direction_output,
112 .get = gpio2_get,
113 .set = gpio2_set,
114 .to_irq = gpio2_to_irq,
115 .base = ALCHEMY_GPIO2_BASE,
116 .ngpio = ALCHEMY_GPIO2_NUM,
120 static int alchemy_gpic_get(struct gpio_chip *chip, unsigned int off)
122 return au1300_gpio_get_value(off + AU1300_GPIO_BASE);
125 static void alchemy_gpic_set(struct gpio_chip *chip, unsigned int off, int v)
127 au1300_gpio_set_value(off + AU1300_GPIO_BASE, v);
130 static int alchemy_gpic_dir_input(struct gpio_chip *chip, unsigned int off)
132 return au1300_gpio_direction_input(off + AU1300_GPIO_BASE);
135 static int alchemy_gpic_dir_output(struct gpio_chip *chip, unsigned int off,
136 int v)
138 return au1300_gpio_direction_output(off + AU1300_GPIO_BASE, v);
141 static int alchemy_gpic_gpio_to_irq(struct gpio_chip *chip, unsigned int off)
143 return au1300_gpio_to_irq(off + AU1300_GPIO_BASE);
146 static struct gpio_chip au1300_gpiochip = {
147 .label = "alchemy-gpic",
148 .direction_input = alchemy_gpic_dir_input,
149 .direction_output = alchemy_gpic_dir_output,
150 .get = alchemy_gpic_get,
151 .set = alchemy_gpic_set,
152 .to_irq = alchemy_gpic_gpio_to_irq,
153 .base = AU1300_GPIO_BASE,
154 .ngpio = AU1300_GPIO_NUM,
157 static int __init alchemy_gpiochip_init(void)
159 int ret = 0;
161 switch (alchemy_get_cputype()) {
162 case ALCHEMY_CPU_AU1000:
163 ret = gpiochip_add(&alchemy_gpio_chip[0]);
164 break;
165 case ALCHEMY_CPU_AU1500...ALCHEMY_CPU_AU1200:
166 ret = gpiochip_add(&alchemy_gpio_chip[0]);
167 ret |= gpiochip_add(&alchemy_gpio_chip[1]);
168 break;
169 case ALCHEMY_CPU_AU1300:
170 ret = gpiochip_add(&au1300_gpiochip);
171 break;
173 return ret;
175 arch_initcall(alchemy_gpiochip_init);