2 * arch/arm/mach-at91/at91cap9.c
4 * Copyright (C) 2007 Stelian Pop <stelian.pop@leadtechdesign.com>
5 * Copyright (C) 2007 Lead Tech Design <www.leadtechdesign.com>
6 * Copyright (C) 2007 Atmel Corporation.
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
15 #include <linux/module.h>
18 #include <asm/mach/arch.h>
19 #include <asm/mach/map.h>
22 #include <mach/at91cap9.h>
23 #include <mach/at91_pmc.h>
30 /* --------------------------------------------------------------------
32 * -------------------------------------------------------------------- */
35 * The peripheral clocks.
37 static struct clk pioABCD_clk
= {
38 .name
= "pioABCD_clk",
39 .pmc_mask
= 1 << AT91CAP9_ID_PIOABCD
,
40 .type
= CLK_TYPE_PERIPHERAL
,
42 static struct clk mpb0_clk
= {
44 .pmc_mask
= 1 << AT91CAP9_ID_MPB0
,
45 .type
= CLK_TYPE_PERIPHERAL
,
47 static struct clk mpb1_clk
= {
49 .pmc_mask
= 1 << AT91CAP9_ID_MPB1
,
50 .type
= CLK_TYPE_PERIPHERAL
,
52 static struct clk mpb2_clk
= {
54 .pmc_mask
= 1 << AT91CAP9_ID_MPB2
,
55 .type
= CLK_TYPE_PERIPHERAL
,
57 static struct clk mpb3_clk
= {
59 .pmc_mask
= 1 << AT91CAP9_ID_MPB3
,
60 .type
= CLK_TYPE_PERIPHERAL
,
62 static struct clk mpb4_clk
= {
64 .pmc_mask
= 1 << AT91CAP9_ID_MPB4
,
65 .type
= CLK_TYPE_PERIPHERAL
,
67 static struct clk usart0_clk
= {
69 .pmc_mask
= 1 << AT91CAP9_ID_US0
,
70 .type
= CLK_TYPE_PERIPHERAL
,
72 static struct clk usart1_clk
= {
74 .pmc_mask
= 1 << AT91CAP9_ID_US1
,
75 .type
= CLK_TYPE_PERIPHERAL
,
77 static struct clk usart2_clk
= {
79 .pmc_mask
= 1 << AT91CAP9_ID_US2
,
80 .type
= CLK_TYPE_PERIPHERAL
,
82 static struct clk mmc0_clk
= {
84 .pmc_mask
= 1 << AT91CAP9_ID_MCI0
,
85 .type
= CLK_TYPE_PERIPHERAL
,
87 static struct clk mmc1_clk
= {
89 .pmc_mask
= 1 << AT91CAP9_ID_MCI1
,
90 .type
= CLK_TYPE_PERIPHERAL
,
92 static struct clk can_clk
= {
94 .pmc_mask
= 1 << AT91CAP9_ID_CAN
,
95 .type
= CLK_TYPE_PERIPHERAL
,
97 static struct clk twi_clk
= {
99 .pmc_mask
= 1 << AT91CAP9_ID_TWI
,
100 .type
= CLK_TYPE_PERIPHERAL
,
102 static struct clk spi0_clk
= {
104 .pmc_mask
= 1 << AT91CAP9_ID_SPI0
,
105 .type
= CLK_TYPE_PERIPHERAL
,
107 static struct clk spi1_clk
= {
109 .pmc_mask
= 1 << AT91CAP9_ID_SPI1
,
110 .type
= CLK_TYPE_PERIPHERAL
,
112 static struct clk ssc0_clk
= {
114 .pmc_mask
= 1 << AT91CAP9_ID_SSC0
,
115 .type
= CLK_TYPE_PERIPHERAL
,
117 static struct clk ssc1_clk
= {
119 .pmc_mask
= 1 << AT91CAP9_ID_SSC1
,
120 .type
= CLK_TYPE_PERIPHERAL
,
122 static struct clk ac97_clk
= {
124 .pmc_mask
= 1 << AT91CAP9_ID_AC97C
,
125 .type
= CLK_TYPE_PERIPHERAL
,
127 static struct clk tcb_clk
= {
129 .pmc_mask
= 1 << AT91CAP9_ID_TCB
,
130 .type
= CLK_TYPE_PERIPHERAL
,
132 static struct clk pwm_clk
= {
134 .pmc_mask
= 1 << AT91CAP9_ID_PWMC
,
135 .type
= CLK_TYPE_PERIPHERAL
,
137 static struct clk macb_clk
= {
139 .pmc_mask
= 1 << AT91CAP9_ID_EMAC
,
140 .type
= CLK_TYPE_PERIPHERAL
,
142 static struct clk aestdes_clk
= {
143 .name
= "aestdes_clk",
144 .pmc_mask
= 1 << AT91CAP9_ID_AESTDES
,
145 .type
= CLK_TYPE_PERIPHERAL
,
147 static struct clk adc_clk
= {
149 .pmc_mask
= 1 << AT91CAP9_ID_ADC
,
150 .type
= CLK_TYPE_PERIPHERAL
,
152 static struct clk isi_clk
= {
154 .pmc_mask
= 1 << AT91CAP9_ID_ISI
,
155 .type
= CLK_TYPE_PERIPHERAL
,
157 static struct clk lcdc_clk
= {
159 .pmc_mask
= 1 << AT91CAP9_ID_LCDC
,
160 .type
= CLK_TYPE_PERIPHERAL
,
162 static struct clk dma_clk
= {
164 .pmc_mask
= 1 << AT91CAP9_ID_DMA
,
165 .type
= CLK_TYPE_PERIPHERAL
,
167 static struct clk udphs_clk
= {
169 .pmc_mask
= 1 << AT91CAP9_ID_UDPHS
,
170 .type
= CLK_TYPE_PERIPHERAL
,
172 static struct clk ohci_clk
= {
174 .pmc_mask
= 1 << AT91CAP9_ID_UHP
,
175 .type
= CLK_TYPE_PERIPHERAL
,
178 static struct clk
*periph_clocks
[] __initdata
= {
210 static struct clk_lookup periph_clocks_lookups
[] = {
211 /* One additional fake clock for macb_hclk */
212 CLKDEV_CON_ID("hclk", &macb_clk
),
213 CLKDEV_CON_DEV_ID("hclk", "atmel_usba_udc", &utmi_clk
),
214 CLKDEV_CON_DEV_ID("pclk", "atmel_usba_udc", &udphs_clk
),
215 CLKDEV_CON_DEV_ID("mci_clk", "at91_mci.0", &mmc0_clk
),
216 CLKDEV_CON_DEV_ID("mci_clk", "at91_mci.1", &mmc1_clk
),
217 CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.0", &spi0_clk
),
218 CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.1", &spi1_clk
),
219 CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.0", &tcb_clk
),
220 CLKDEV_CON_DEV_ID("pclk", "ssc.0", &ssc0_clk
),
221 CLKDEV_CON_DEV_ID("pclk", "ssc.1", &ssc1_clk
),
222 /* fake hclk clock */
223 CLKDEV_CON_DEV_ID("hclk", "at91_ohci", &ohci_clk
),
224 CLKDEV_CON_ID("pioA", &pioABCD_clk
),
225 CLKDEV_CON_ID("pioB", &pioABCD_clk
),
226 CLKDEV_CON_ID("pioC", &pioABCD_clk
),
227 CLKDEV_CON_ID("pioD", &pioABCD_clk
),
230 static struct clk_lookup usart_clocks_lookups
[] = {
231 CLKDEV_CON_DEV_ID("usart", "atmel_usart.0", &mck
),
232 CLKDEV_CON_DEV_ID("usart", "atmel_usart.1", &usart0_clk
),
233 CLKDEV_CON_DEV_ID("usart", "atmel_usart.2", &usart1_clk
),
234 CLKDEV_CON_DEV_ID("usart", "atmel_usart.3", &usart2_clk
),
238 * The four programmable clocks.
239 * You must configure pin multiplexing to bring these signals out.
241 static struct clk pck0
= {
243 .pmc_mask
= AT91_PMC_PCK0
,
244 .type
= CLK_TYPE_PROGRAMMABLE
,
247 static struct clk pck1
= {
249 .pmc_mask
= AT91_PMC_PCK1
,
250 .type
= CLK_TYPE_PROGRAMMABLE
,
253 static struct clk pck2
= {
255 .pmc_mask
= AT91_PMC_PCK2
,
256 .type
= CLK_TYPE_PROGRAMMABLE
,
259 static struct clk pck3
= {
261 .pmc_mask
= AT91_PMC_PCK3
,
262 .type
= CLK_TYPE_PROGRAMMABLE
,
266 static void __init
at91cap9_register_clocks(void)
270 for (i
= 0; i
< ARRAY_SIZE(periph_clocks
); i
++)
271 clk_register(periph_clocks
[i
]);
273 clkdev_add_table(periph_clocks_lookups
,
274 ARRAY_SIZE(periph_clocks_lookups
));
275 clkdev_add_table(usart_clocks_lookups
,
276 ARRAY_SIZE(usart_clocks_lookups
));
284 static struct clk_lookup console_clock_lookup
;
286 void __init
at91cap9_set_console_clock(int id
)
288 if (id
>= ARRAY_SIZE(usart_clocks_lookups
))
291 console_clock_lookup
.con_id
= "usart";
292 console_clock_lookup
.clk
= usart_clocks_lookups
[id
].clk
;
293 clkdev_add(&console_clock_lookup
);
296 /* --------------------------------------------------------------------
298 * -------------------------------------------------------------------- */
300 static struct at91_gpio_bank at91cap9_gpio
[] __initdata
= {
302 .id
= AT91CAP9_ID_PIOABCD
,
303 .regbase
= AT91CAP9_BASE_PIOA
,
305 .id
= AT91CAP9_ID_PIOABCD
,
306 .regbase
= AT91CAP9_BASE_PIOB
,
308 .id
= AT91CAP9_ID_PIOABCD
,
309 .regbase
= AT91CAP9_BASE_PIOC
,
311 .id
= AT91CAP9_ID_PIOABCD
,
312 .regbase
= AT91CAP9_BASE_PIOD
,
316 /* --------------------------------------------------------------------
317 * AT91CAP9 processor initialization
318 * -------------------------------------------------------------------- */
320 static void __init
at91cap9_map_io(void)
322 at91_init_sram(0, AT91CAP9_SRAM_BASE
, AT91CAP9_SRAM_SIZE
);
325 static void __init
at91cap9_ioremap_registers(void)
327 at91_ioremap_shdwc(AT91CAP9_BASE_SHDWC
);
328 at91_ioremap_rstc(AT91CAP9_BASE_RSTC
);
329 at91sam926x_ioremap_pit(AT91CAP9_BASE_PIT
);
330 at91sam9_ioremap_smc(0, AT91CAP9_BASE_SMC
);
333 static void __init
at91cap9_initialize(void)
335 arm_pm_restart
= at91sam9g45_restart
;
336 at91_extern_irq
= (1 << AT91CAP9_ID_IRQ0
) | (1 << AT91CAP9_ID_IRQ1
);
338 /* Register GPIO subsystem */
339 at91_gpio_init(at91cap9_gpio
, 4);
341 /* Remember the silicon revision */
342 if (cpu_is_at91cap9_revB())
344 else if (cpu_is_at91cap9_revC())
348 /* --------------------------------------------------------------------
349 * Interrupt initialization
350 * -------------------------------------------------------------------- */
353 * The default interrupt priority levels (0 = lowest, 7 = highest).
355 static unsigned int at91cap9_default_irq_priority
[NR_AIC_IRQS
] __initdata
= {
356 7, /* Advanced Interrupt Controller (FIQ) */
357 7, /* System Peripherals */
358 1, /* Parallel IO Controller A, B, C and D */
359 0, /* MP Block Peripheral 0 */
360 0, /* MP Block Peripheral 1 */
361 0, /* MP Block Peripheral 2 */
362 0, /* MP Block Peripheral 3 */
363 0, /* MP Block Peripheral 4 */
367 0, /* Multimedia Card Interface 0 */
368 0, /* Multimedia Card Interface 1 */
370 6, /* Two-Wire Interface */
371 5, /* Serial Peripheral Interface 0 */
372 5, /* Serial Peripheral Interface 1 */
373 4, /* Serial Synchronous Controller 0 */
374 4, /* Serial Synchronous Controller 1 */
375 5, /* AC97 Controller */
376 0, /* Timer Counter 0, 1 and 2 */
377 0, /* Pulse Width Modulation Controller */
379 0, /* Advanced Encryption Standard, Triple DES*/
380 0, /* Analog-to-Digital Converter */
381 0, /* Image Sensor Interface */
382 3, /* LCD Controller */
383 0, /* DMA Controller */
384 2, /* USB Device Port */
385 2, /* USB Host port */
386 0, /* Advanced Interrupt Controller (IRQ0) */
387 0, /* Advanced Interrupt Controller (IRQ1) */
390 struct at91_init_soc __initdata at91cap9_soc
= {
391 .map_io
= at91cap9_map_io
,
392 .default_irq_priority
= at91cap9_default_irq_priority
,
393 .ioremap_registers
= at91cap9_ioremap_registers
,
394 .register_clocks
= at91cap9_register_clocks
,
395 .init
= at91cap9_initialize
,