spi-topcliff-pch: supports a spi mode setup and bit order setup by IO control
[zen-stable.git] / arch / arm / mach-ep93xx / include / mach / ep93xx-regs.h
blobc4a7b84ef06da131481d8e673ed11e30067fa2ad
1 /*
2 * arch/arm/mach-ep93xx/include/mach/ep93xx-regs.h
3 */
5 #ifndef __ASM_ARCH_EP93XX_REGS_H
6 #define __ASM_ARCH_EP93XX_REGS_H
8 /*
9 * EP93xx Physical Memory Map:
11 * The ASDO pin is sampled at system reset to select a synchronous or
12 * asynchronous boot configuration. When ASDO is "1" (i.e. pulled-up)
13 * the synchronous boot mode is selected. When ASDO is "0" (i.e
14 * pulled-down) the asynchronous boot mode is selected.
16 * In synchronous boot mode nSDCE3 is decoded starting at physical address
17 * 0x00000000 and nCS0 is decoded starting at 0xf0000000. For asynchronous
18 * boot mode they are swapped with nCS0 decoded at 0x00000000 ann nSDCE3
19 * decoded at 0xf0000000.
21 * There is known errata for the EP93xx dealing with External Memory
22 * Configurations. Please refer to "AN273: EP93xx Silicon Rev E Design
23 * Guidelines" for more information. This document can be found at:
25 * http://www.cirrus.com/en/pubs/appNote/AN273REV4.pdf
28 #define EP93XX_CS0_PHYS_BASE_ASYNC 0x00000000 /* ASDO Pin = 0 */
29 #define EP93XX_SDCE3_PHYS_BASE_SYNC 0x00000000 /* ASDO Pin = 1 */
30 #define EP93XX_CS1_PHYS_BASE 0x10000000
31 #define EP93XX_CS2_PHYS_BASE 0x20000000
32 #define EP93XX_CS3_PHYS_BASE 0x30000000
33 #define EP93XX_PCMCIA_PHYS_BASE 0x40000000
34 #define EP93XX_CS6_PHYS_BASE 0x60000000
35 #define EP93XX_CS7_PHYS_BASE 0x70000000
36 #define EP93XX_SDCE0_PHYS_BASE 0xc0000000
37 #define EP93XX_SDCE1_PHYS_BASE 0xd0000000
38 #define EP93XX_SDCE2_PHYS_BASE 0xe0000000
39 #define EP93XX_SDCE3_PHYS_BASE_ASYNC 0xf0000000 /* ASDO Pin = 0 */
40 #define EP93XX_CS0_PHYS_BASE_SYNC 0xf0000000 /* ASDO Pin = 1 */
43 * EP93xx linux memory map:
45 * virt phys size
46 * fe800000 5M per-platform mappings
47 * fed00000 80800000 2M APB
48 * fef00000 80000000 1M AHB
51 #define EP93XX_AHB_PHYS_BASE 0x80000000
52 #define EP93XX_AHB_VIRT_BASE 0xfef00000
53 #define EP93XX_AHB_SIZE 0x00100000
55 #define EP93XX_AHB_PHYS(x) (EP93XX_AHB_PHYS_BASE + (x))
56 #define EP93XX_AHB_IOMEM(x) IOMEM(EP93XX_AHB_VIRT_BASE + (x))
58 #define EP93XX_APB_PHYS_BASE 0x80800000
59 #define EP93XX_APB_VIRT_BASE 0xfed00000
60 #define EP93XX_APB_SIZE 0x00200000
62 #define EP93XX_APB_PHYS(x) (EP93XX_APB_PHYS_BASE + (x))
63 #define EP93XX_APB_IOMEM(x) IOMEM(EP93XX_APB_VIRT_BASE + (x))
66 /* AHB peripherals */
67 #define EP93XX_DMA_BASE EP93XX_AHB_IOMEM(0x00000000)
69 #define EP93XX_ETHERNET_PHYS_BASE EP93XX_AHB_PHYS(0x00010000)
70 #define EP93XX_ETHERNET_BASE EP93XX_AHB_IOMEM(0x00010000)
72 #define EP93XX_USB_PHYS_BASE EP93XX_AHB_PHYS(0x00020000)
73 #define EP93XX_USB_BASE EP93XX_AHB_IOMEM(0x00020000)
75 #define EP93XX_RASTER_PHYS_BASE EP93XX_AHB_PHYS(0x00030000)
76 #define EP93XX_RASTER_BASE EP93XX_AHB_IOMEM(0x00030000)
78 #define EP93XX_GRAPHICS_ACCEL_BASE EP93XX_AHB_IOMEM(0x00040000)
80 #define EP93XX_SDRAM_CONTROLLER_BASE EP93XX_AHB_IOMEM(0x00060000)
82 #define EP93XX_PCMCIA_CONTROLLER_BASE EP93XX_AHB_IOMEM(0x00080000)
84 #define EP93XX_BOOT_ROM_BASE EP93XX_AHB_IOMEM(0x00090000)
86 #define EP93XX_IDE_BASE EP93XX_AHB_IOMEM(0x000a0000)
88 #define EP93XX_VIC1_BASE EP93XX_AHB_IOMEM(0x000b0000)
90 #define EP93XX_VIC2_BASE EP93XX_AHB_IOMEM(0x000c0000)
93 /* APB peripherals */
94 #define EP93XX_TIMER_BASE EP93XX_APB_IOMEM(0x00010000)
96 #define EP93XX_I2S_PHYS_BASE EP93XX_APB_PHYS(0x00020000)
97 #define EP93XX_I2S_BASE EP93XX_APB_IOMEM(0x00020000)
99 #define EP93XX_SECURITY_BASE EP93XX_APB_IOMEM(0x00030000)
101 #define EP93XX_GPIO_PHYS_BASE EP93XX_APB_PHYS(0x00040000)
102 #define EP93XX_GPIO_BASE EP93XX_APB_IOMEM(0x00040000)
103 #define EP93XX_GPIO_REG(x) (EP93XX_GPIO_BASE + (x))
104 #define EP93XX_GPIO_F_INT_STATUS EP93XX_GPIO_REG(0x5c)
105 #define EP93XX_GPIO_A_INT_STATUS EP93XX_GPIO_REG(0xa0)
106 #define EP93XX_GPIO_B_INT_STATUS EP93XX_GPIO_REG(0xbc)
107 #define EP93XX_GPIO_EEDRIVE EP93XX_GPIO_REG(0xc8)
109 #define EP93XX_AAC_PHYS_BASE EP93XX_APB_PHYS(0x00080000)
110 #define EP93XX_AAC_BASE EP93XX_APB_IOMEM(0x00080000)
112 #define EP93XX_SPI_PHYS_BASE EP93XX_APB_PHYS(0x000a0000)
113 #define EP93XX_SPI_BASE EP93XX_APB_IOMEM(0x000a0000)
115 #define EP93XX_IRDA_BASE EP93XX_APB_IOMEM(0x000b0000)
117 #define EP93XX_UART1_PHYS_BASE EP93XX_APB_PHYS(0x000c0000)
118 #define EP93XX_UART1_BASE EP93XX_APB_IOMEM(0x000c0000)
120 #define EP93XX_UART2_PHYS_BASE EP93XX_APB_PHYS(0x000d0000)
121 #define EP93XX_UART2_BASE EP93XX_APB_IOMEM(0x000d0000)
123 #define EP93XX_UART3_PHYS_BASE EP93XX_APB_PHYS(0x000e0000)
124 #define EP93XX_UART3_BASE EP93XX_APB_IOMEM(0x000e0000)
126 #define EP93XX_KEY_MATRIX_PHYS_BASE EP93XX_APB_PHYS(0x000f0000)
127 #define EP93XX_KEY_MATRIX_BASE EP93XX_APB_IOMEM(0x000f0000)
129 #define EP93XX_ADC_BASE EP93XX_APB_IOMEM(0x00100000)
130 #define EP93XX_TOUCHSCREEN_BASE EP93XX_APB_IOMEM(0x00100000)
132 #define EP93XX_PWM_PHYS_BASE EP93XX_APB_PHYS(0x00110000)
133 #define EP93XX_PWM_BASE EP93XX_APB_IOMEM(0x00110000)
135 #define EP93XX_RTC_PHYS_BASE EP93XX_APB_PHYS(0x00120000)
136 #define EP93XX_RTC_BASE EP93XX_APB_IOMEM(0x00120000)
138 #define EP93XX_SYSCON_BASE EP93XX_APB_IOMEM(0x00130000)
139 #define EP93XX_SYSCON_REG(x) (EP93XX_SYSCON_BASE + (x))
140 #define EP93XX_SYSCON_POWER_STATE EP93XX_SYSCON_REG(0x00)
141 #define EP93XX_SYSCON_PWRCNT EP93XX_SYSCON_REG(0x04)
142 #define EP93XX_SYSCON_PWRCNT_FIR_EN (1<<31)
143 #define EP93XX_SYSCON_PWRCNT_UARTBAUD (1<<29)
144 #define EP93XX_SYSCON_PWRCNT_USH_EN (1<<28)
145 #define EP93XX_SYSCON_PWRCNT_DMA_M2M1 (1<<27)
146 #define EP93XX_SYSCON_PWRCNT_DMA_M2M0 (1<<26)
147 #define EP93XX_SYSCON_PWRCNT_DMA_M2P8 (1<<25)
148 #define EP93XX_SYSCON_PWRCNT_DMA_M2P9 (1<<24)
149 #define EP93XX_SYSCON_PWRCNT_DMA_M2P6 (1<<23)
150 #define EP93XX_SYSCON_PWRCNT_DMA_M2P7 (1<<22)
151 #define EP93XX_SYSCON_PWRCNT_DMA_M2P4 (1<<21)
152 #define EP93XX_SYSCON_PWRCNT_DMA_M2P5 (1<<20)
153 #define EP93XX_SYSCON_PWRCNT_DMA_M2P2 (1<<19)
154 #define EP93XX_SYSCON_PWRCNT_DMA_M2P3 (1<<18)
155 #define EP93XX_SYSCON_PWRCNT_DMA_M2P0 (1<<17)
156 #define EP93XX_SYSCON_PWRCNT_DMA_M2P1 (1<<16)
157 #define EP93XX_SYSCON_HALT EP93XX_SYSCON_REG(0x08)
158 #define EP93XX_SYSCON_STANDBY EP93XX_SYSCON_REG(0x0c)
159 #define EP93XX_SYSCON_CLKSET1 EP93XX_SYSCON_REG(0x20)
160 #define EP93XX_SYSCON_CLKSET1_NBYP1 (1<<23)
161 #define EP93XX_SYSCON_CLKSET2 EP93XX_SYSCON_REG(0x24)
162 #define EP93XX_SYSCON_CLKSET2_NBYP2 (1<<19)
163 #define EP93XX_SYSCON_CLKSET2_PLL2_EN (1<<18)
164 #define EP93XX_SYSCON_DEVCFG EP93XX_SYSCON_REG(0x80)
165 #define EP93XX_SYSCON_DEVCFG_SWRST (1<<31)
166 #define EP93XX_SYSCON_DEVCFG_D1ONG (1<<30)
167 #define EP93XX_SYSCON_DEVCFG_D0ONG (1<<29)
168 #define EP93XX_SYSCON_DEVCFG_IONU2 (1<<28)
169 #define EP93XX_SYSCON_DEVCFG_GONK (1<<27)
170 #define EP93XX_SYSCON_DEVCFG_TONG (1<<26)
171 #define EP93XX_SYSCON_DEVCFG_MONG (1<<25)
172 #define EP93XX_SYSCON_DEVCFG_U3EN (1<<24)
173 #define EP93XX_SYSCON_DEVCFG_CPENA (1<<23)
174 #define EP93XX_SYSCON_DEVCFG_A2ONG (1<<22)
175 #define EP93XX_SYSCON_DEVCFG_A1ONG (1<<21)
176 #define EP93XX_SYSCON_DEVCFG_U2EN (1<<20)
177 #define EP93XX_SYSCON_DEVCFG_EXVC (1<<19)
178 #define EP93XX_SYSCON_DEVCFG_U1EN (1<<18)
179 #define EP93XX_SYSCON_DEVCFG_TIN (1<<17)
180 #define EP93XX_SYSCON_DEVCFG_HC3IN (1<<15)
181 #define EP93XX_SYSCON_DEVCFG_HC3EN (1<<14)
182 #define EP93XX_SYSCON_DEVCFG_HC1IN (1<<13)
183 #define EP93XX_SYSCON_DEVCFG_HC1EN (1<<12)
184 #define EP93XX_SYSCON_DEVCFG_HONIDE (1<<11)
185 #define EP93XX_SYSCON_DEVCFG_GONIDE (1<<10)
186 #define EP93XX_SYSCON_DEVCFG_PONG (1<<9)
187 #define EP93XX_SYSCON_DEVCFG_EONIDE (1<<8)
188 #define EP93XX_SYSCON_DEVCFG_I2SONSSP (1<<7)
189 #define EP93XX_SYSCON_DEVCFG_I2SONAC97 (1<<6)
190 #define EP93XX_SYSCON_DEVCFG_RASONP3 (1<<4)
191 #define EP93XX_SYSCON_DEVCFG_RAS (1<<3)
192 #define EP93XX_SYSCON_DEVCFG_ADCPD (1<<2)
193 #define EP93XX_SYSCON_DEVCFG_KEYS (1<<1)
194 #define EP93XX_SYSCON_DEVCFG_SHENA (1<<0)
195 #define EP93XX_SYSCON_VIDCLKDIV EP93XX_SYSCON_REG(0x84)
196 #define EP93XX_SYSCON_CLKDIV_ENABLE (1<<15)
197 #define EP93XX_SYSCON_CLKDIV_ESEL (1<<14)
198 #define EP93XX_SYSCON_CLKDIV_PSEL (1<<13)
199 #define EP93XX_SYSCON_CLKDIV_PDIV_SHIFT 8
200 #define EP93XX_SYSCON_I2SCLKDIV EP93XX_SYSCON_REG(0x8c)
201 #define EP93XX_SYSCON_I2SCLKDIV_SENA (1<<31)
202 #define EP93XX_SYSCON_I2SCLKDIV_ORIDE (1<<29)
203 #define EP93XX_SYSCON_I2SCLKDIV_SPOL (1<<19)
204 #define EP93XX_I2SCLKDIV_SDIV (1 << 16)
205 #define EP93XX_I2SCLKDIV_LRDIV32 (0 << 17)
206 #define EP93XX_I2SCLKDIV_LRDIV64 (1 << 17)
207 #define EP93XX_I2SCLKDIV_LRDIV128 (2 << 17)
208 #define EP93XX_I2SCLKDIV_LRDIV_MASK (3 << 17)
209 #define EP93XX_SYSCON_KEYTCHCLKDIV EP93XX_SYSCON_REG(0x90)
210 #define EP93XX_SYSCON_KEYTCHCLKDIV_TSEN (1<<31)
211 #define EP93XX_SYSCON_KEYTCHCLKDIV_ADIV (1<<16)
212 #define EP93XX_SYSCON_KEYTCHCLKDIV_KEN (1<<15)
213 #define EP93XX_SYSCON_KEYTCHCLKDIV_KDIV (1<<0)
214 #define EP93XX_SYSCON_SYSCFG EP93XX_SYSCON_REG(0x9c)
215 #define EP93XX_SYSCON_SYSCFG_REV_MASK (0xf0000000)
216 #define EP93XX_SYSCON_SYSCFG_REV_SHIFT (28)
217 #define EP93XX_SYSCON_SYSCFG_SBOOT (1<<8)
218 #define EP93XX_SYSCON_SYSCFG_LCSN7 (1<<7)
219 #define EP93XX_SYSCON_SYSCFG_LCSN6 (1<<6)
220 #define EP93XX_SYSCON_SYSCFG_LASDO (1<<5)
221 #define EP93XX_SYSCON_SYSCFG_LEEDA (1<<4)
222 #define EP93XX_SYSCON_SYSCFG_LEECLK (1<<3)
223 #define EP93XX_SYSCON_SYSCFG_LCSN2 (1<<1)
224 #define EP93XX_SYSCON_SYSCFG_LCSN1 (1<<0)
225 #define EP93XX_SYSCON_SWLOCK EP93XX_SYSCON_REG(0xc0)
227 #define EP93XX_WATCHDOG_BASE EP93XX_APB_IOMEM(0x00140000)
230 #endif