spi-topcliff-pch: supports a spi mode setup and bit order setup by IO control
[zen-stable.git] / arch / arm / mach-realview / realview_pba8.c
blob25b2e59296f8d7a5721595f2523b152e69a0034e
1 /*
2 * linux/arch/arm/mach-realview/realview_pba8.c
4 * Copyright (C) 2008 ARM Limited
5 * Copyright (C) 2000 Deep Blue Solutions Ltd
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
22 #include <linux/init.h>
23 #include <linux/platform_device.h>
24 #include <linux/device.h>
25 #include <linux/amba/bus.h>
26 #include <linux/amba/pl061.h>
27 #include <linux/amba/mmci.h>
28 #include <linux/amba/pl022.h>
29 #include <linux/io.h>
31 #include <asm/irq.h>
32 #include <asm/leds.h>
33 #include <asm/mach-types.h>
34 #include <asm/pmu.h>
35 #include <asm/pgtable.h>
36 #include <asm/hardware/gic.h>
38 #include <asm/mach/arch.h>
39 #include <asm/mach/map.h>
40 #include <asm/mach/time.h>
42 #include <mach/hardware.h>
43 #include <mach/board-pba8.h>
44 #include <mach/irqs.h>
46 #include "core.h"
48 static struct map_desc realview_pba8_io_desc[] __initdata = {
50 .virtual = IO_ADDRESS(REALVIEW_SYS_BASE),
51 .pfn = __phys_to_pfn(REALVIEW_SYS_BASE),
52 .length = SZ_4K,
53 .type = MT_DEVICE,
54 }, {
55 .virtual = IO_ADDRESS(REALVIEW_PBA8_GIC_CPU_BASE),
56 .pfn = __phys_to_pfn(REALVIEW_PBA8_GIC_CPU_BASE),
57 .length = SZ_4K,
58 .type = MT_DEVICE,
59 }, {
60 .virtual = IO_ADDRESS(REALVIEW_PBA8_GIC_DIST_BASE),
61 .pfn = __phys_to_pfn(REALVIEW_PBA8_GIC_DIST_BASE),
62 .length = SZ_4K,
63 .type = MT_DEVICE,
64 }, {
65 .virtual = IO_ADDRESS(REALVIEW_SCTL_BASE),
66 .pfn = __phys_to_pfn(REALVIEW_SCTL_BASE),
67 .length = SZ_4K,
68 .type = MT_DEVICE,
69 }, {
70 .virtual = IO_ADDRESS(REALVIEW_PBA8_TIMER0_1_BASE),
71 .pfn = __phys_to_pfn(REALVIEW_PBA8_TIMER0_1_BASE),
72 .length = SZ_4K,
73 .type = MT_DEVICE,
74 }, {
75 .virtual = IO_ADDRESS(REALVIEW_PBA8_TIMER2_3_BASE),
76 .pfn = __phys_to_pfn(REALVIEW_PBA8_TIMER2_3_BASE),
77 .length = SZ_4K,
78 .type = MT_DEVICE,
80 #ifdef CONFIG_PCI
82 .virtual = PCIX_UNIT_BASE,
83 .pfn = __phys_to_pfn(REALVIEW_PBA8_PCI_BASE),
84 .length = REALVIEW_PBA8_PCI_BASE_SIZE,
85 .type = MT_DEVICE
87 #endif
88 #ifdef CONFIG_DEBUG_LL
90 .virtual = IO_ADDRESS(REALVIEW_PBA8_UART0_BASE),
91 .pfn = __phys_to_pfn(REALVIEW_PBA8_UART0_BASE),
92 .length = SZ_4K,
93 .type = MT_DEVICE,
95 #endif
98 static void __init realview_pba8_map_io(void)
100 iotable_init(realview_pba8_io_desc, ARRAY_SIZE(realview_pba8_io_desc));
103 static struct pl061_platform_data gpio0_plat_data = {
104 .gpio_base = 0,
107 static struct pl061_platform_data gpio1_plat_data = {
108 .gpio_base = 8,
111 static struct pl061_platform_data gpio2_plat_data = {
112 .gpio_base = 16,
115 static struct pl022_ssp_controller ssp0_plat_data = {
116 .bus_id = 0,
117 .enable_dma = 0,
118 .num_chipselect = 1,
122 * RealView PBA8Core AMBA devices
125 #define GPIO2_IRQ { IRQ_PBA8_GPIO2, NO_IRQ }
126 #define GPIO3_IRQ { IRQ_PBA8_GPIO3, NO_IRQ }
127 #define AACI_IRQ { IRQ_PBA8_AACI, NO_IRQ }
128 #define MMCI0_IRQ { IRQ_PBA8_MMCI0A, IRQ_PBA8_MMCI0B }
129 #define KMI0_IRQ { IRQ_PBA8_KMI0, NO_IRQ }
130 #define KMI1_IRQ { IRQ_PBA8_KMI1, NO_IRQ }
131 #define PBA8_SMC_IRQ { NO_IRQ, NO_IRQ }
132 #define MPMC_IRQ { NO_IRQ, NO_IRQ }
133 #define PBA8_CLCD_IRQ { IRQ_PBA8_CLCD, NO_IRQ }
134 #define DMAC_IRQ { IRQ_PBA8_DMAC, NO_IRQ }
135 #define SCTL_IRQ { NO_IRQ, NO_IRQ }
136 #define PBA8_WATCHDOG_IRQ { IRQ_PBA8_WATCHDOG, NO_IRQ }
137 #define PBA8_GPIO0_IRQ { IRQ_PBA8_GPIO0, NO_IRQ }
138 #define GPIO1_IRQ { IRQ_PBA8_GPIO1, NO_IRQ }
139 #define PBA8_RTC_IRQ { IRQ_PBA8_RTC, NO_IRQ }
140 #define SCI_IRQ { IRQ_PBA8_SCI, NO_IRQ }
141 #define PBA8_UART0_IRQ { IRQ_PBA8_UART0, NO_IRQ }
142 #define PBA8_UART1_IRQ { IRQ_PBA8_UART1, NO_IRQ }
143 #define PBA8_UART2_IRQ { IRQ_PBA8_UART2, NO_IRQ }
144 #define PBA8_UART3_IRQ { IRQ_PBA8_UART3, NO_IRQ }
145 #define PBA8_SSP_IRQ { IRQ_PBA8_SSP, NO_IRQ }
147 /* FPGA Primecells */
148 AMBA_DEVICE(aaci, "fpga:aaci", AACI, NULL);
149 AMBA_DEVICE(mmc0, "fpga:mmc0", MMCI0, &realview_mmc0_plat_data);
150 AMBA_DEVICE(kmi0, "fpga:kmi0", KMI0, NULL);
151 AMBA_DEVICE(kmi1, "fpga:kmi1", KMI1, NULL);
152 AMBA_DEVICE(uart3, "fpga:uart3", PBA8_UART3, NULL);
154 /* DevChip Primecells */
155 AMBA_DEVICE(smc, "dev:smc", PBA8_SMC, NULL);
156 AMBA_DEVICE(sctl, "dev:sctl", SCTL, NULL);
157 AMBA_DEVICE(wdog, "dev:wdog", PBA8_WATCHDOG, NULL);
158 AMBA_DEVICE(gpio0, "dev:gpio0", PBA8_GPIO0, &gpio0_plat_data);
159 AMBA_DEVICE(gpio1, "dev:gpio1", GPIO1, &gpio1_plat_data);
160 AMBA_DEVICE(gpio2, "dev:gpio2", GPIO2, &gpio2_plat_data);
161 AMBA_DEVICE(rtc, "dev:rtc", PBA8_RTC, NULL);
162 AMBA_DEVICE(sci0, "dev:sci0", SCI, NULL);
163 AMBA_DEVICE(uart0, "dev:uart0", PBA8_UART0, NULL);
164 AMBA_DEVICE(uart1, "dev:uart1", PBA8_UART1, NULL);
165 AMBA_DEVICE(uart2, "dev:uart2", PBA8_UART2, NULL);
166 AMBA_DEVICE(ssp0, "dev:ssp0", PBA8_SSP, &ssp0_plat_data);
168 /* Primecells on the NEC ISSP chip */
169 AMBA_DEVICE(clcd, "issp:clcd", PBA8_CLCD, &clcd_plat_data);
170 AMBA_DEVICE(dmac, "issp:dmac", DMAC, NULL);
172 static struct amba_device *amba_devs[] __initdata = {
173 &dmac_device,
174 &uart0_device,
175 &uart1_device,
176 &uart2_device,
177 &uart3_device,
178 &smc_device,
179 &clcd_device,
180 &sctl_device,
181 &wdog_device,
182 &gpio0_device,
183 &gpio1_device,
184 &gpio2_device,
185 &rtc_device,
186 &sci0_device,
187 &ssp0_device,
188 &aaci_device,
189 &mmc0_device,
190 &kmi0_device,
191 &kmi1_device,
195 * RealView PB-A8 platform devices
197 static struct resource realview_pba8_flash_resource[] = {
198 [0] = {
199 .start = REALVIEW_PBA8_FLASH0_BASE,
200 .end = REALVIEW_PBA8_FLASH0_BASE + REALVIEW_PBA8_FLASH0_SIZE - 1,
201 .flags = IORESOURCE_MEM,
203 [1] = {
204 .start = REALVIEW_PBA8_FLASH1_BASE,
205 .end = REALVIEW_PBA8_FLASH1_BASE + REALVIEW_PBA8_FLASH1_SIZE - 1,
206 .flags = IORESOURCE_MEM,
210 static struct resource realview_pba8_smsc911x_resources[] = {
211 [0] = {
212 .start = REALVIEW_PBA8_ETH_BASE,
213 .end = REALVIEW_PBA8_ETH_BASE + SZ_64K - 1,
214 .flags = IORESOURCE_MEM,
216 [1] = {
217 .start = IRQ_PBA8_ETH,
218 .end = IRQ_PBA8_ETH,
219 .flags = IORESOURCE_IRQ,
223 static struct resource realview_pba8_isp1761_resources[] = {
224 [0] = {
225 .start = REALVIEW_PBA8_USB_BASE,
226 .end = REALVIEW_PBA8_USB_BASE + SZ_128K - 1,
227 .flags = IORESOURCE_MEM,
229 [1] = {
230 .start = IRQ_PBA8_USB,
231 .end = IRQ_PBA8_USB,
232 .flags = IORESOURCE_IRQ,
236 static struct resource pmu_resource = {
237 .start = IRQ_PBA8_PMU,
238 .end = IRQ_PBA8_PMU,
239 .flags = IORESOURCE_IRQ,
242 static struct platform_device pmu_device = {
243 .name = "arm-pmu",
244 .id = ARM_PMU_DEVICE_CPU,
245 .num_resources = 1,
246 .resource = &pmu_resource,
249 static void __init gic_init_irq(void)
251 /* ARM PB-A8 on-board GIC */
252 gic_init(0, IRQ_PBA8_GIC_START,
253 __io_address(REALVIEW_PBA8_GIC_DIST_BASE),
254 __io_address(REALVIEW_PBA8_GIC_CPU_BASE));
257 static void __init realview_pba8_timer_init(void)
259 timer0_va_base = __io_address(REALVIEW_PBA8_TIMER0_1_BASE);
260 timer1_va_base = __io_address(REALVIEW_PBA8_TIMER0_1_BASE) + 0x20;
261 timer2_va_base = __io_address(REALVIEW_PBA8_TIMER2_3_BASE);
262 timer3_va_base = __io_address(REALVIEW_PBA8_TIMER2_3_BASE) + 0x20;
264 realview_timer_init(IRQ_PBA8_TIMER0_1);
267 static struct sys_timer realview_pba8_timer = {
268 .init = realview_pba8_timer_init,
271 static void realview_pba8_restart(char mode, const char *cmd)
273 void __iomem *reset_ctrl = __io_address(REALVIEW_SYS_RESETCTL);
274 void __iomem *lock_ctrl = __io_address(REALVIEW_SYS_LOCK);
277 * To reset, we hit the on-board reset register
278 * in the system FPGA
280 __raw_writel(REALVIEW_SYS_LOCK_VAL, lock_ctrl);
281 __raw_writel(0x0000, reset_ctrl);
282 __raw_writel(0x0004, reset_ctrl);
283 dsb();
286 static void __init realview_pba8_init(void)
288 int i;
290 realview_flash_register(realview_pba8_flash_resource,
291 ARRAY_SIZE(realview_pba8_flash_resource));
292 realview_eth_register(NULL, realview_pba8_smsc911x_resources);
293 platform_device_register(&realview_i2c_device);
294 platform_device_register(&realview_cf_device);
295 realview_usb_register(realview_pba8_isp1761_resources);
296 platform_device_register(&pmu_device);
298 for (i = 0; i < ARRAY_SIZE(amba_devs); i++) {
299 struct amba_device *d = amba_devs[i];
300 amba_device_register(d, &iomem_resource);
303 #ifdef CONFIG_LEDS
304 leds_event = realview_leds_event;
305 #endif
308 MACHINE_START(REALVIEW_PBA8, "ARM-RealView PB-A8")
309 /* Maintainer: ARM Ltd/Deep Blue Solutions Ltd */
310 .atag_offset = 0x100,
311 .fixup = realview_fixup,
312 .map_io = realview_pba8_map_io,
313 .init_early = realview_init_early,
314 .init_irq = gic_init_irq,
315 .timer = &realview_pba8_timer,
316 .handle_irq = gic_handle_irq,
317 .init_machine = realview_pba8_init,
318 #ifdef CONFIG_ZONE_DMA
319 .dma_zone_size = SZ_256M,
320 #endif
321 .restart = realview_pba8_restart,
322 MACHINE_END