spi-topcliff-pch: supports a spi mode setup and bit order setup by IO control
[zen-stable.git] / arch / arm / mach-s3c64xx / include / mach / regs-clock.h
blob05332b998ec07d36e1dba08453a265d7230ddba6
1 /* arch/arm/plat-s3c64xx/include/plat/regs-clock.h
3 * Copyright 2008 Openmoko, Inc.
4 * Copyright 2008 Simtec Electronics
5 * Ben Dooks <ben@simtec.co.uk>
6 * http://armlinux.simtec.co.uk/
8 * S3C64XX clock register definitions
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
15 #ifndef __PLAT_REGS_CLOCK_H
16 #define __PLAT_REGS_CLOCK_H __FILE__
18 #define S3C_CLKREG(x) (S3C_VA_SYS + (x))
20 #define S3C_APLL_LOCK S3C_CLKREG(0x00)
21 #define S3C_MPLL_LOCK S3C_CLKREG(0x04)
22 #define S3C_EPLL_LOCK S3C_CLKREG(0x08)
23 #define S3C_APLL_CON S3C_CLKREG(0x0C)
24 #define S3C_MPLL_CON S3C_CLKREG(0x10)
25 #define S3C_EPLL_CON0 S3C_CLKREG(0x14)
26 #define S3C_EPLL_CON1 S3C_CLKREG(0x18)
27 #define S3C_CLK_SRC S3C_CLKREG(0x1C)
28 #define S3C_CLK_DIV0 S3C_CLKREG(0x20)
29 #define S3C_CLK_DIV1 S3C_CLKREG(0x24)
30 #define S3C_CLK_DIV2 S3C_CLKREG(0x28)
31 #define S3C_CLK_OUT S3C_CLKREG(0x2C)
32 #define S3C_HCLK_GATE S3C_CLKREG(0x30)
33 #define S3C_PCLK_GATE S3C_CLKREG(0x34)
34 #define S3C_SCLK_GATE S3C_CLKREG(0x38)
35 #define S3C_MEM0_GATE S3C_CLKREG(0x3C)
36 #define S3C6410_CLK_SRC2 S3C_CLKREG(0x10C)
37 #define S3C_MEM_SYS_CFG S3C_CLKREG(0x120)
39 /* CLKDIV0 */
40 #define S3C6400_CLKDIV0_PCLK_MASK (0xf << 12)
41 #define S3C6400_CLKDIV0_PCLK_SHIFT (12)
42 #define S3C6400_CLKDIV0_HCLK2_MASK (0x7 << 9)
43 #define S3C6400_CLKDIV0_HCLK2_SHIFT (9)
44 #define S3C6400_CLKDIV0_HCLK_MASK (0x1 << 8)
45 #define S3C6400_CLKDIV0_HCLK_SHIFT (8)
46 #define S3C6400_CLKDIV0_MPLL_MASK (0x1 << 4)
47 #define S3C6400_CLKDIV0_MPLL_SHIFT (4)
49 #define S3C6400_CLKDIV0_ARM_MASK (0x7 << 0)
50 #define S3C6410_CLKDIV0_ARM_MASK (0xf << 0)
51 #define S3C6400_CLKDIV0_ARM_SHIFT (0)
53 /* HCLK GATE Registers */
54 #define S3C_CLKCON_HCLK_3DSE (1<<31)
55 #define S3C_CLKCON_HCLK_UHOST (1<<29)
56 #define S3C_CLKCON_HCLK_SECUR (1<<28)
57 #define S3C_CLKCON_HCLK_SDMA1 (1<<27)
58 #define S3C_CLKCON_HCLK_SDMA0 (1<<26)
59 #define S3C_CLKCON_HCLK_IROM (1<<25)
60 #define S3C_CLKCON_HCLK_DDR1 (1<<24)
61 #define S3C_CLKCON_HCLK_DDR0 (1<<23)
62 #define S3C_CLKCON_HCLK_MEM1 (1<<22)
63 #define S3C_CLKCON_HCLK_MEM0 (1<<21)
64 #define S3C_CLKCON_HCLK_USB (1<<20)
65 #define S3C_CLKCON_HCLK_HSMMC2 (1<<19)
66 #define S3C_CLKCON_HCLK_HSMMC1 (1<<18)
67 #define S3C_CLKCON_HCLK_HSMMC0 (1<<17)
68 #define S3C_CLKCON_HCLK_MDP (1<<16)
69 #define S3C_CLKCON_HCLK_DHOST (1<<15)
70 #define S3C_CLKCON_HCLK_IHOST (1<<14)
71 #define S3C_CLKCON_HCLK_DMA1 (1<<13)
72 #define S3C_CLKCON_HCLK_DMA0 (1<<12)
73 #define S3C_CLKCON_HCLK_JPEG (1<<11)
74 #define S3C_CLKCON_HCLK_CAMIF (1<<10)
75 #define S3C_CLKCON_HCLK_SCALER (1<<9)
76 #define S3C_CLKCON_HCLK_2D (1<<8)
77 #define S3C_CLKCON_HCLK_TV (1<<7)
78 #define S3C_CLKCON_HCLK_POST0 (1<<5)
79 #define S3C_CLKCON_HCLK_ROT (1<<4)
80 #define S3C_CLKCON_HCLK_LCD (1<<3)
81 #define S3C_CLKCON_HCLK_TZIC (1<<2)
82 #define S3C_CLKCON_HCLK_INTC (1<<1)
83 #define S3C_CLKCON_HCLK_MFC (1<<0)
85 /* PCLK GATE Registers */
86 #define S3C6410_CLKCON_PCLK_I2C1 (1<<27)
87 #define S3C6410_CLKCON_PCLK_IIS2 (1<<26)
88 #define S3C_CLKCON_PCLK_SKEY (1<<24)
89 #define S3C_CLKCON_PCLK_CHIPID (1<<23)
90 #define S3C_CLKCON_PCLK_SPI1 (1<<22)
91 #define S3C_CLKCON_PCLK_SPI0 (1<<21)
92 #define S3C_CLKCON_PCLK_HSIRX (1<<20)
93 #define S3C_CLKCON_PCLK_HSITX (1<<19)
94 #define S3C_CLKCON_PCLK_GPIO (1<<18)
95 #define S3C_CLKCON_PCLK_IIC (1<<17)
96 #define S3C_CLKCON_PCLK_IIS1 (1<<16)
97 #define S3C_CLKCON_PCLK_IIS0 (1<<15)
98 #define S3C_CLKCON_PCLK_AC97 (1<<14)
99 #define S3C_CLKCON_PCLK_TZPC (1<<13)
100 #define S3C_CLKCON_PCLK_TSADC (1<<12)
101 #define S3C_CLKCON_PCLK_KEYPAD (1<<11)
102 #define S3C_CLKCON_PCLK_IRDA (1<<10)
103 #define S3C_CLKCON_PCLK_PCM1 (1<<9)
104 #define S3C_CLKCON_PCLK_PCM0 (1<<8)
105 #define S3C_CLKCON_PCLK_PWM (1<<7)
106 #define S3C_CLKCON_PCLK_RTC (1<<6)
107 #define S3C_CLKCON_PCLK_WDT (1<<5)
108 #define S3C_CLKCON_PCLK_UART3 (1<<4)
109 #define S3C_CLKCON_PCLK_UART2 (1<<3)
110 #define S3C_CLKCON_PCLK_UART1 (1<<2)
111 #define S3C_CLKCON_PCLK_UART0 (1<<1)
112 #define S3C_CLKCON_PCLK_MFC (1<<0)
114 /* SCLK GATE Registers */
115 #define S3C_CLKCON_SCLK_UHOST (1<<30)
116 #define S3C_CLKCON_SCLK_MMC2_48 (1<<29)
117 #define S3C_CLKCON_SCLK_MMC1_48 (1<<28)
118 #define S3C_CLKCON_SCLK_MMC0_48 (1<<27)
119 #define S3C_CLKCON_SCLK_MMC2 (1<<26)
120 #define S3C_CLKCON_SCLK_MMC1 (1<<25)
121 #define S3C_CLKCON_SCLK_MMC0 (1<<24)
122 #define S3C_CLKCON_SCLK_SPI1_48 (1<<23)
123 #define S3C_CLKCON_SCLK_SPI0_48 (1<<22)
124 #define S3C_CLKCON_SCLK_SPI1 (1<<21)
125 #define S3C_CLKCON_SCLK_SPI0 (1<<20)
126 #define S3C_CLKCON_SCLK_DAC27 (1<<19)
127 #define S3C_CLKCON_SCLK_TV27 (1<<18)
128 #define S3C_CLKCON_SCLK_SCALER27 (1<<17)
129 #define S3C_CLKCON_SCLK_SCALER (1<<16)
130 #define S3C_CLKCON_SCLK_LCD27 (1<<15)
131 #define S3C_CLKCON_SCLK_LCD (1<<14)
132 #define S3C6400_CLKCON_SCLK_POST1_27 (1<<13)
133 #define S3C6410_CLKCON_FIMC (1<<13)
134 #define S3C_CLKCON_SCLK_POST0_27 (1<<12)
135 #define S3C6400_CLKCON_SCLK_POST1 (1<<11)
136 #define S3C6410_CLKCON_SCLK_AUDIO2 (1<<11)
137 #define S3C_CLKCON_SCLK_POST0 (1<<10)
138 #define S3C_CLKCON_SCLK_AUDIO1 (1<<9)
139 #define S3C_CLKCON_SCLK_AUDIO0 (1<<8)
140 #define S3C_CLKCON_SCLK_SECUR (1<<7)
141 #define S3C_CLKCON_SCLK_IRDA (1<<6)
142 #define S3C_CLKCON_SCLK_UART (1<<5)
143 #define S3C_CLKCON_SCLK_ONENAND (1<<4)
144 #define S3C_CLKCON_SCLK_MFC (1<<3)
145 #define S3C_CLKCON_SCLK_CAM (1<<2)
146 #define S3C_CLKCON_SCLK_JPEG (1<<1)
148 /* CLKSRC */
150 #define S3C6400_CLKSRC_APLL_MOUT (1 << 0)
151 #define S3C6400_CLKSRC_MPLL_MOUT (1 << 1)
152 #define S3C6400_CLKSRC_EPLL_MOUT (1 << 2)
153 #define S3C6400_CLKSRC_APLL_MOUT_SHIFT (0)
154 #define S3C6400_CLKSRC_MPLL_MOUT_SHIFT (1)
155 #define S3C6400_CLKSRC_EPLL_MOUT_SHIFT (2)
156 #define S3C6400_CLKSRC_MFC (1 << 4)
158 /* MEM_SYS_CFG */
159 #define MEM_SYS_CFG_INDEP_CF 0x4000
160 #define MEM_SYS_CFG_EBI_FIX_PRI_CFCON 0x30
162 #endif /* _PLAT_REGS_CLOCK_H */