spi-topcliff-pch: supports a spi mode setup and bit order setup by IO control
[zen-stable.git] / arch / arm / mm / abort-macro.S
blob2cbf68ef0e8321121e5ecabb55f50f95083beb1d
1 /*
2  * The ARM LDRD and Thumb LDRSB instructions use bit 20/11 (ARM/Thumb)
3  * differently than every other instruction, so it is set to 0 (write)
4  * even though the instructions are read instructions. This means that
5  * during an abort the instructions will be treated as a write and the
6  * handler will raise a signal from unwriteable locations if they
7  * fault. We have to specifically check for these instructions
8  * from the abort handlers to treat them properly.
9  *
10  */
12         .macro  do_thumb_abort, fsr, pc, psr, tmp
13         tst     \psr, #PSR_T_BIT
14         beq     not_thumb
15         ldrh    \tmp, [\pc]                     @ Read aborted Thumb instruction
16         and     \tmp, \tmp, # 0xfe00            @ Mask opcode field
17         cmp     \tmp, # 0x5600                  @ Is it ldrsb?
18         orreq   \tmp, \tmp, #1 << 11            @ Set L-bit if yes
19         tst     \tmp, #1 << 11                  @ L = 0 -> write
20         orreq   \fsr, \fsr, #1 << 11            @ yes.
21         b       do_DataAbort
22 not_thumb:
23         .endm
26  * We check for the following instruction encoding for LDRD.
27  *
28  * [27:25] == 000
29  *   [7:4] == 1101
30  *    [20] == 0
31  */
32         .macro  do_ldrd_abort, tmp, insn
33         tst     \insn, #0x0e100000              @ [27:25,20] == 0
34         bne     not_ldrd
35         and     \tmp, \insn, #0x000000f0        @ [7:4] == 1101
36         cmp     \tmp, #0x000000d0
37         beq     do_DataAbort
38 not_ldrd:
39         .endm