i2c-eg20t: change timeout value 50msec to 1000msec
[zen-stable.git] / drivers / gpu / drm / i915 / intel_lvds.c
blob8b42354b10738a4e5c116f00f184fe863371e74b
1 /*
2 * Copyright © 2006-2007 Intel Corporation
3 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
24 * Authors:
25 * Eric Anholt <eric@anholt.net>
26 * Dave Airlie <airlied@linux.ie>
27 * Jesse Barnes <jesse.barnes@intel.com>
30 #include <acpi/button.h>
31 #include <linux/dmi.h>
32 #include <linux/i2c.h>
33 #include <linux/slab.h>
34 #include "drmP.h"
35 #include "drm.h"
36 #include "drm_crtc.h"
37 #include "drm_edid.h"
38 #include "intel_drv.h"
39 #include "i915_drm.h"
40 #include "i915_drv.h"
41 #include <linux/acpi.h>
43 /* Private structure for the integrated LVDS support */
44 struct intel_lvds {
45 struct intel_encoder base;
47 struct edid *edid;
49 int fitting_mode;
50 u32 pfit_control;
51 u32 pfit_pgm_ratios;
52 bool pfit_dirty;
54 struct drm_display_mode *fixed_mode;
57 static struct intel_lvds *to_intel_lvds(struct drm_encoder *encoder)
59 return container_of(encoder, struct intel_lvds, base.base);
62 static struct intel_lvds *intel_attached_lvds(struct drm_connector *connector)
64 return container_of(intel_attached_encoder(connector),
65 struct intel_lvds, base);
68 /**
69 * Sets the power state for the panel.
71 static void intel_lvds_enable(struct intel_lvds *intel_lvds)
73 struct drm_device *dev = intel_lvds->base.base.dev;
74 struct drm_i915_private *dev_priv = dev->dev_private;
75 u32 ctl_reg, lvds_reg, stat_reg;
77 if (HAS_PCH_SPLIT(dev)) {
78 ctl_reg = PCH_PP_CONTROL;
79 lvds_reg = PCH_LVDS;
80 stat_reg = PCH_PP_STATUS;
81 } else {
82 ctl_reg = PP_CONTROL;
83 lvds_reg = LVDS;
84 stat_reg = PP_STATUS;
87 I915_WRITE(lvds_reg, I915_READ(lvds_reg) | LVDS_PORT_EN);
89 if (intel_lvds->pfit_dirty) {
91 * Enable automatic panel scaling so that non-native modes
92 * fill the screen. The panel fitter should only be
93 * adjusted whilst the pipe is disabled, according to
94 * register description and PRM.
96 DRM_DEBUG_KMS("applying panel-fitter: %x, %x\n",
97 intel_lvds->pfit_control,
98 intel_lvds->pfit_pgm_ratios);
100 I915_WRITE(PFIT_PGM_RATIOS, intel_lvds->pfit_pgm_ratios);
101 I915_WRITE(PFIT_CONTROL, intel_lvds->pfit_control);
102 intel_lvds->pfit_dirty = false;
105 I915_WRITE(ctl_reg, I915_READ(ctl_reg) | POWER_TARGET_ON);
106 POSTING_READ(lvds_reg);
107 if (wait_for((I915_READ(stat_reg) & PP_ON) != 0, 1000))
108 DRM_ERROR("timed out waiting for panel to power on\n");
110 intel_panel_enable_backlight(dev);
113 static void intel_lvds_disable(struct intel_lvds *intel_lvds)
115 struct drm_device *dev = intel_lvds->base.base.dev;
116 struct drm_i915_private *dev_priv = dev->dev_private;
117 u32 ctl_reg, lvds_reg, stat_reg;
119 if (HAS_PCH_SPLIT(dev)) {
120 ctl_reg = PCH_PP_CONTROL;
121 lvds_reg = PCH_LVDS;
122 stat_reg = PCH_PP_STATUS;
123 } else {
124 ctl_reg = PP_CONTROL;
125 lvds_reg = LVDS;
126 stat_reg = PP_STATUS;
129 intel_panel_disable_backlight(dev);
131 I915_WRITE(ctl_reg, I915_READ(ctl_reg) & ~POWER_TARGET_ON);
132 if (wait_for((I915_READ(stat_reg) & PP_ON) == 0, 1000))
133 DRM_ERROR("timed out waiting for panel to power off\n");
135 if (intel_lvds->pfit_control) {
136 I915_WRITE(PFIT_CONTROL, 0);
137 intel_lvds->pfit_dirty = true;
140 I915_WRITE(lvds_reg, I915_READ(lvds_reg) & ~LVDS_PORT_EN);
141 POSTING_READ(lvds_reg);
144 static void intel_lvds_dpms(struct drm_encoder *encoder, int mode)
146 struct intel_lvds *intel_lvds = to_intel_lvds(encoder);
148 if (mode == DRM_MODE_DPMS_ON)
149 intel_lvds_enable(intel_lvds);
150 else
151 intel_lvds_disable(intel_lvds);
153 /* XXX: We never power down the LVDS pairs. */
156 static int intel_lvds_mode_valid(struct drm_connector *connector,
157 struct drm_display_mode *mode)
159 struct intel_lvds *intel_lvds = intel_attached_lvds(connector);
160 struct drm_display_mode *fixed_mode = intel_lvds->fixed_mode;
162 if (mode->hdisplay > fixed_mode->hdisplay)
163 return MODE_PANEL;
164 if (mode->vdisplay > fixed_mode->vdisplay)
165 return MODE_PANEL;
167 return MODE_OK;
170 static void
171 centre_horizontally(struct drm_display_mode *mode,
172 int width)
174 u32 border, sync_pos, blank_width, sync_width;
176 /* keep the hsync and hblank widths constant */
177 sync_width = mode->crtc_hsync_end - mode->crtc_hsync_start;
178 blank_width = mode->crtc_hblank_end - mode->crtc_hblank_start;
179 sync_pos = (blank_width - sync_width + 1) / 2;
181 border = (mode->hdisplay - width + 1) / 2;
182 border += border & 1; /* make the border even */
184 mode->crtc_hdisplay = width;
185 mode->crtc_hblank_start = width + border;
186 mode->crtc_hblank_end = mode->crtc_hblank_start + blank_width;
188 mode->crtc_hsync_start = mode->crtc_hblank_start + sync_pos;
189 mode->crtc_hsync_end = mode->crtc_hsync_start + sync_width;
192 static void
193 centre_vertically(struct drm_display_mode *mode,
194 int height)
196 u32 border, sync_pos, blank_width, sync_width;
198 /* keep the vsync and vblank widths constant */
199 sync_width = mode->crtc_vsync_end - mode->crtc_vsync_start;
200 blank_width = mode->crtc_vblank_end - mode->crtc_vblank_start;
201 sync_pos = (blank_width - sync_width + 1) / 2;
203 border = (mode->vdisplay - height + 1) / 2;
205 mode->crtc_vdisplay = height;
206 mode->crtc_vblank_start = height + border;
207 mode->crtc_vblank_end = mode->crtc_vblank_start + blank_width;
209 mode->crtc_vsync_start = mode->crtc_vblank_start + sync_pos;
210 mode->crtc_vsync_end = mode->crtc_vsync_start + sync_width;
213 static inline u32 panel_fitter_scaling(u32 source, u32 target)
216 * Floating point operation is not supported. So the FACTOR
217 * is defined, which can avoid the floating point computation
218 * when calculating the panel ratio.
220 #define ACCURACY 12
221 #define FACTOR (1 << ACCURACY)
222 u32 ratio = source * FACTOR / target;
223 return (FACTOR * ratio + FACTOR/2) / FACTOR;
226 static bool intel_lvds_mode_fixup(struct drm_encoder *encoder,
227 struct drm_display_mode *mode,
228 struct drm_display_mode *adjusted_mode)
230 struct drm_device *dev = encoder->dev;
231 struct drm_i915_private *dev_priv = dev->dev_private;
232 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
233 struct intel_lvds *intel_lvds = to_intel_lvds(encoder);
234 struct drm_encoder *tmp_encoder;
235 u32 pfit_control = 0, pfit_pgm_ratios = 0, border = 0;
236 int pipe;
238 /* Should never happen!! */
239 if (INTEL_INFO(dev)->gen < 4 && intel_crtc->pipe == 0) {
240 DRM_ERROR("Can't support LVDS on pipe A\n");
241 return false;
244 /* Should never happen!! */
245 list_for_each_entry(tmp_encoder, &dev->mode_config.encoder_list, head) {
246 if (tmp_encoder != encoder && tmp_encoder->crtc == encoder->crtc) {
247 DRM_ERROR("Can't enable LVDS and another "
248 "encoder on the same pipe\n");
249 return false;
254 * We have timings from the BIOS for the panel, put them in
255 * to the adjusted mode. The CRTC will be set up for this mode,
256 * with the panel scaling set up to source from the H/VDisplay
257 * of the original mode.
259 intel_fixed_panel_mode(intel_lvds->fixed_mode, adjusted_mode);
261 if (HAS_PCH_SPLIT(dev)) {
262 intel_pch_panel_fitting(dev, intel_lvds->fitting_mode,
263 mode, adjusted_mode);
264 return true;
267 /* Native modes don't need fitting */
268 if (adjusted_mode->hdisplay == mode->hdisplay &&
269 adjusted_mode->vdisplay == mode->vdisplay)
270 goto out;
272 /* 965+ wants fuzzy fitting */
273 if (INTEL_INFO(dev)->gen >= 4)
274 pfit_control |= ((intel_crtc->pipe << PFIT_PIPE_SHIFT) |
275 PFIT_FILTER_FUZZY);
278 * Enable automatic panel scaling for non-native modes so that they fill
279 * the screen. Should be enabled before the pipe is enabled, according
280 * to register description and PRM.
281 * Change the value here to see the borders for debugging
283 for_each_pipe(pipe)
284 I915_WRITE(BCLRPAT(pipe), 0);
286 switch (intel_lvds->fitting_mode) {
287 case DRM_MODE_SCALE_CENTER:
289 * For centered modes, we have to calculate border widths &
290 * heights and modify the values programmed into the CRTC.
292 centre_horizontally(adjusted_mode, mode->hdisplay);
293 centre_vertically(adjusted_mode, mode->vdisplay);
294 border = LVDS_BORDER_ENABLE;
295 break;
297 case DRM_MODE_SCALE_ASPECT:
298 /* Scale but preserve the aspect ratio */
299 if (INTEL_INFO(dev)->gen >= 4) {
300 u32 scaled_width = adjusted_mode->hdisplay * mode->vdisplay;
301 u32 scaled_height = mode->hdisplay * adjusted_mode->vdisplay;
303 /* 965+ is easy, it does everything in hw */
304 if (scaled_width > scaled_height)
305 pfit_control |= PFIT_ENABLE | PFIT_SCALING_PILLAR;
306 else if (scaled_width < scaled_height)
307 pfit_control |= PFIT_ENABLE | PFIT_SCALING_LETTER;
308 else if (adjusted_mode->hdisplay != mode->hdisplay)
309 pfit_control |= PFIT_ENABLE | PFIT_SCALING_AUTO;
310 } else {
311 u32 scaled_width = adjusted_mode->hdisplay * mode->vdisplay;
312 u32 scaled_height = mode->hdisplay * adjusted_mode->vdisplay;
314 * For earlier chips we have to calculate the scaling
315 * ratio by hand and program it into the
316 * PFIT_PGM_RATIO register
318 if (scaled_width > scaled_height) { /* pillar */
319 centre_horizontally(adjusted_mode, scaled_height / mode->vdisplay);
321 border = LVDS_BORDER_ENABLE;
322 if (mode->vdisplay != adjusted_mode->vdisplay) {
323 u32 bits = panel_fitter_scaling(mode->vdisplay, adjusted_mode->vdisplay);
324 pfit_pgm_ratios |= (bits << PFIT_HORIZ_SCALE_SHIFT |
325 bits << PFIT_VERT_SCALE_SHIFT);
326 pfit_control |= (PFIT_ENABLE |
327 VERT_INTERP_BILINEAR |
328 HORIZ_INTERP_BILINEAR);
330 } else if (scaled_width < scaled_height) { /* letter */
331 centre_vertically(adjusted_mode, scaled_width / mode->hdisplay);
333 border = LVDS_BORDER_ENABLE;
334 if (mode->hdisplay != adjusted_mode->hdisplay) {
335 u32 bits = panel_fitter_scaling(mode->hdisplay, adjusted_mode->hdisplay);
336 pfit_pgm_ratios |= (bits << PFIT_HORIZ_SCALE_SHIFT |
337 bits << PFIT_VERT_SCALE_SHIFT);
338 pfit_control |= (PFIT_ENABLE |
339 VERT_INTERP_BILINEAR |
340 HORIZ_INTERP_BILINEAR);
342 } else
343 /* Aspects match, Let hw scale both directions */
344 pfit_control |= (PFIT_ENABLE |
345 VERT_AUTO_SCALE | HORIZ_AUTO_SCALE |
346 VERT_INTERP_BILINEAR |
347 HORIZ_INTERP_BILINEAR);
349 break;
351 case DRM_MODE_SCALE_FULLSCREEN:
353 * Full scaling, even if it changes the aspect ratio.
354 * Fortunately this is all done for us in hw.
356 if (mode->vdisplay != adjusted_mode->vdisplay ||
357 mode->hdisplay != adjusted_mode->hdisplay) {
358 pfit_control |= PFIT_ENABLE;
359 if (INTEL_INFO(dev)->gen >= 4)
360 pfit_control |= PFIT_SCALING_AUTO;
361 else
362 pfit_control |= (VERT_AUTO_SCALE |
363 VERT_INTERP_BILINEAR |
364 HORIZ_AUTO_SCALE |
365 HORIZ_INTERP_BILINEAR);
367 break;
369 default:
370 break;
373 out:
374 /* If not enabling scaling, be consistent and always use 0. */
375 if ((pfit_control & PFIT_ENABLE) == 0) {
376 pfit_control = 0;
377 pfit_pgm_ratios = 0;
380 /* Make sure pre-965 set dither correctly */
381 if (INTEL_INFO(dev)->gen < 4 && dev_priv->lvds_dither)
382 pfit_control |= PANEL_8TO6_DITHER_ENABLE;
384 if (pfit_control != intel_lvds->pfit_control ||
385 pfit_pgm_ratios != intel_lvds->pfit_pgm_ratios) {
386 intel_lvds->pfit_control = pfit_control;
387 intel_lvds->pfit_pgm_ratios = pfit_pgm_ratios;
388 intel_lvds->pfit_dirty = true;
390 dev_priv->lvds_border_bits = border;
393 * XXX: It would be nice to support lower refresh rates on the
394 * panels to reduce power consumption, and perhaps match the
395 * user's requested refresh rate.
398 return true;
401 static void intel_lvds_prepare(struct drm_encoder *encoder)
403 struct intel_lvds *intel_lvds = to_intel_lvds(encoder);
406 * Prior to Ironlake, we must disable the pipe if we want to adjust
407 * the panel fitter. However at all other times we can just reset
408 * the registers regardless.
410 if (!HAS_PCH_SPLIT(encoder->dev) && intel_lvds->pfit_dirty)
411 intel_lvds_disable(intel_lvds);
414 static void intel_lvds_commit(struct drm_encoder *encoder)
416 struct intel_lvds *intel_lvds = to_intel_lvds(encoder);
418 /* Always do a full power on as we do not know what state
419 * we were left in.
421 intel_lvds_enable(intel_lvds);
424 static void intel_lvds_mode_set(struct drm_encoder *encoder,
425 struct drm_display_mode *mode,
426 struct drm_display_mode *adjusted_mode)
429 * The LVDS pin pair will already have been turned on in the
430 * intel_crtc_mode_set since it has a large impact on the DPLL
431 * settings.
436 * Detect the LVDS connection.
438 * Since LVDS doesn't have hotlug, we use the lid as a proxy. Open means
439 * connected and closed means disconnected. We also send hotplug events as
440 * needed, using lid status notification from the input layer.
442 static enum drm_connector_status
443 intel_lvds_detect(struct drm_connector *connector, bool force)
445 struct drm_device *dev = connector->dev;
446 enum drm_connector_status status;
448 status = intel_panel_detect(dev);
449 if (status != connector_status_unknown)
450 return status;
452 return connector_status_connected;
456 * Return the list of DDC modes if available, or the BIOS fixed mode otherwise.
458 static int intel_lvds_get_modes(struct drm_connector *connector)
460 struct intel_lvds *intel_lvds = intel_attached_lvds(connector);
461 struct drm_device *dev = connector->dev;
462 struct drm_display_mode *mode;
464 if (intel_lvds->edid)
465 return drm_add_edid_modes(connector, intel_lvds->edid);
467 mode = drm_mode_duplicate(dev, intel_lvds->fixed_mode);
468 if (mode == NULL)
469 return 0;
471 drm_mode_probed_add(connector, mode);
472 return 1;
475 static int intel_no_modeset_on_lid_dmi_callback(const struct dmi_system_id *id)
477 DRM_DEBUG_KMS("Skipping forced modeset for %s\n", id->ident);
478 return 1;
481 /* The GPU hangs up on these systems if modeset is performed on LID open */
482 static const struct dmi_system_id intel_no_modeset_on_lid[] = {
484 .callback = intel_no_modeset_on_lid_dmi_callback,
485 .ident = "Toshiba Tecra A11",
486 .matches = {
487 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
488 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA A11"),
492 { } /* terminating entry */
496 * Lid events. Note the use of 'modeset_on_lid':
497 * - we set it on lid close, and reset it on open
498 * - we use it as a "only once" bit (ie we ignore
499 * duplicate events where it was already properly
500 * set/reset)
501 * - the suspend/resume paths will also set it to
502 * zero, since they restore the mode ("lid open").
504 static int intel_lid_notify(struct notifier_block *nb, unsigned long val,
505 void *unused)
507 struct drm_i915_private *dev_priv =
508 container_of(nb, struct drm_i915_private, lid_notifier);
509 struct drm_device *dev = dev_priv->dev;
510 struct drm_connector *connector = dev_priv->int_lvds_connector;
512 if (dev->switch_power_state != DRM_SWITCH_POWER_ON)
513 return NOTIFY_OK;
516 * check and update the status of LVDS connector after receiving
517 * the LID nofication event.
519 if (connector)
520 connector->status = connector->funcs->detect(connector,
521 false);
523 /* Don't force modeset on machines where it causes a GPU lockup */
524 if (dmi_check_system(intel_no_modeset_on_lid))
525 return NOTIFY_OK;
526 if (!acpi_lid_open()) {
527 dev_priv->modeset_on_lid = 1;
528 return NOTIFY_OK;
531 if (!dev_priv->modeset_on_lid)
532 return NOTIFY_OK;
534 dev_priv->modeset_on_lid = 0;
536 mutex_lock(&dev->mode_config.mutex);
537 drm_helper_resume_force_mode(dev);
538 mutex_unlock(&dev->mode_config.mutex);
540 return NOTIFY_OK;
544 * intel_lvds_destroy - unregister and free LVDS structures
545 * @connector: connector to free
547 * Unregister the DDC bus for this connector then free the driver private
548 * structure.
550 static void intel_lvds_destroy(struct drm_connector *connector)
552 struct drm_device *dev = connector->dev;
553 struct drm_i915_private *dev_priv = dev->dev_private;
555 intel_panel_destroy_backlight(dev);
557 if (dev_priv->lid_notifier.notifier_call)
558 acpi_lid_notifier_unregister(&dev_priv->lid_notifier);
559 drm_sysfs_connector_remove(connector);
560 drm_connector_cleanup(connector);
561 kfree(connector);
564 static int intel_lvds_set_property(struct drm_connector *connector,
565 struct drm_property *property,
566 uint64_t value)
568 struct intel_lvds *intel_lvds = intel_attached_lvds(connector);
569 struct drm_device *dev = connector->dev;
571 if (property == dev->mode_config.scaling_mode_property) {
572 struct drm_crtc *crtc = intel_lvds->base.base.crtc;
574 if (value == DRM_MODE_SCALE_NONE) {
575 DRM_DEBUG_KMS("no scaling not supported\n");
576 return -EINVAL;
579 if (intel_lvds->fitting_mode == value) {
580 /* the LVDS scaling property is not changed */
581 return 0;
583 intel_lvds->fitting_mode = value;
584 if (crtc && crtc->enabled) {
586 * If the CRTC is enabled, the display will be changed
587 * according to the new panel fitting mode.
589 drm_crtc_helper_set_mode(crtc, &crtc->mode,
590 crtc->x, crtc->y, crtc->fb);
594 return 0;
597 static const struct drm_encoder_helper_funcs intel_lvds_helper_funcs = {
598 .dpms = intel_lvds_dpms,
599 .mode_fixup = intel_lvds_mode_fixup,
600 .prepare = intel_lvds_prepare,
601 .mode_set = intel_lvds_mode_set,
602 .commit = intel_lvds_commit,
605 static const struct drm_connector_helper_funcs intel_lvds_connector_helper_funcs = {
606 .get_modes = intel_lvds_get_modes,
607 .mode_valid = intel_lvds_mode_valid,
608 .best_encoder = intel_best_encoder,
611 static const struct drm_connector_funcs intel_lvds_connector_funcs = {
612 .dpms = drm_helper_connector_dpms,
613 .detect = intel_lvds_detect,
614 .fill_modes = drm_helper_probe_single_connector_modes,
615 .set_property = intel_lvds_set_property,
616 .destroy = intel_lvds_destroy,
619 static const struct drm_encoder_funcs intel_lvds_enc_funcs = {
620 .destroy = intel_encoder_destroy,
623 static int __init intel_no_lvds_dmi_callback(const struct dmi_system_id *id)
625 DRM_DEBUG_KMS("Skipping LVDS initialization for %s\n", id->ident);
626 return 1;
629 /* These systems claim to have LVDS, but really don't */
630 static const struct dmi_system_id intel_no_lvds[] = {
632 .callback = intel_no_lvds_dmi_callback,
633 .ident = "Apple Mac Mini (Core series)",
634 .matches = {
635 DMI_MATCH(DMI_SYS_VENDOR, "Apple"),
636 DMI_MATCH(DMI_PRODUCT_NAME, "Macmini1,1"),
640 .callback = intel_no_lvds_dmi_callback,
641 .ident = "Apple Mac Mini (Core 2 series)",
642 .matches = {
643 DMI_MATCH(DMI_SYS_VENDOR, "Apple"),
644 DMI_MATCH(DMI_PRODUCT_NAME, "Macmini2,1"),
648 .callback = intel_no_lvds_dmi_callback,
649 .ident = "MSI IM-945GSE-A",
650 .matches = {
651 DMI_MATCH(DMI_SYS_VENDOR, "MSI"),
652 DMI_MATCH(DMI_PRODUCT_NAME, "A9830IMS"),
656 .callback = intel_no_lvds_dmi_callback,
657 .ident = "Dell Studio Hybrid",
658 .matches = {
659 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."),
660 DMI_MATCH(DMI_PRODUCT_NAME, "Studio Hybrid 140g"),
664 .callback = intel_no_lvds_dmi_callback,
665 .ident = "Dell OptiPlex FX170",
666 .matches = {
667 DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."),
668 DMI_MATCH(DMI_PRODUCT_NAME, "OptiPlex FX170"),
672 .callback = intel_no_lvds_dmi_callback,
673 .ident = "AOpen Mini PC",
674 .matches = {
675 DMI_MATCH(DMI_SYS_VENDOR, "AOpen"),
676 DMI_MATCH(DMI_PRODUCT_NAME, "i965GMx-IF"),
680 .callback = intel_no_lvds_dmi_callback,
681 .ident = "AOpen Mini PC MP915",
682 .matches = {
683 DMI_MATCH(DMI_BOARD_VENDOR, "AOpen"),
684 DMI_MATCH(DMI_BOARD_NAME, "i915GMx-F"),
688 .callback = intel_no_lvds_dmi_callback,
689 .ident = "AOpen i915GMm-HFS",
690 .matches = {
691 DMI_MATCH(DMI_BOARD_VENDOR, "AOpen"),
692 DMI_MATCH(DMI_BOARD_NAME, "i915GMm-HFS"),
696 .callback = intel_no_lvds_dmi_callback,
697 .ident = "AOpen i45GMx-I",
698 .matches = {
699 DMI_MATCH(DMI_BOARD_VENDOR, "AOpen"),
700 DMI_MATCH(DMI_BOARD_NAME, "i45GMx-I"),
704 .callback = intel_no_lvds_dmi_callback,
705 .ident = "Aopen i945GTt-VFA",
706 .matches = {
707 DMI_MATCH(DMI_PRODUCT_VERSION, "AO00001JW"),
711 .callback = intel_no_lvds_dmi_callback,
712 .ident = "Clientron U800",
713 .matches = {
714 DMI_MATCH(DMI_SYS_VENDOR, "Clientron"),
715 DMI_MATCH(DMI_PRODUCT_NAME, "U800"),
719 .callback = intel_no_lvds_dmi_callback,
720 .ident = "Clientron E830",
721 .matches = {
722 DMI_MATCH(DMI_SYS_VENDOR, "Clientron"),
723 DMI_MATCH(DMI_PRODUCT_NAME, "E830"),
727 .callback = intel_no_lvds_dmi_callback,
728 .ident = "Asus EeeBox PC EB1007",
729 .matches = {
730 DMI_MATCH(DMI_SYS_VENDOR, "ASUSTeK Computer INC."),
731 DMI_MATCH(DMI_PRODUCT_NAME, "EB1007"),
735 .callback = intel_no_lvds_dmi_callback,
736 .ident = "Asus AT5NM10T-I",
737 .matches = {
738 DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
739 DMI_MATCH(DMI_BOARD_NAME, "AT5NM10T-I"),
743 .callback = intel_no_lvds_dmi_callback,
744 .ident = "MSI Wind Box DC500",
745 .matches = {
746 DMI_MATCH(DMI_BOARD_VENDOR, "MICRO-STAR INTERNATIONAL CO., LTD"),
747 DMI_MATCH(DMI_BOARD_NAME, "MS-7469"),
751 { } /* terminating entry */
755 * intel_find_lvds_downclock - find the reduced downclock for LVDS in EDID
756 * @dev: drm device
757 * @connector: LVDS connector
759 * Find the reduced downclock for LVDS in EDID.
761 static void intel_find_lvds_downclock(struct drm_device *dev,
762 struct drm_display_mode *fixed_mode,
763 struct drm_connector *connector)
765 struct drm_i915_private *dev_priv = dev->dev_private;
766 struct drm_display_mode *scan;
767 int temp_downclock;
769 temp_downclock = fixed_mode->clock;
770 list_for_each_entry(scan, &connector->probed_modes, head) {
772 * If one mode has the same resolution with the fixed_panel
773 * mode while they have the different refresh rate, it means
774 * that the reduced downclock is found for the LVDS. In such
775 * case we can set the different FPx0/1 to dynamically select
776 * between low and high frequency.
778 if (scan->hdisplay == fixed_mode->hdisplay &&
779 scan->hsync_start == fixed_mode->hsync_start &&
780 scan->hsync_end == fixed_mode->hsync_end &&
781 scan->htotal == fixed_mode->htotal &&
782 scan->vdisplay == fixed_mode->vdisplay &&
783 scan->vsync_start == fixed_mode->vsync_start &&
784 scan->vsync_end == fixed_mode->vsync_end &&
785 scan->vtotal == fixed_mode->vtotal) {
786 if (scan->clock < temp_downclock) {
788 * The downclock is already found. But we
789 * expect to find the lower downclock.
791 temp_downclock = scan->clock;
795 if (temp_downclock < fixed_mode->clock && i915_lvds_downclock) {
796 /* We found the downclock for LVDS. */
797 dev_priv->lvds_downclock_avail = 1;
798 dev_priv->lvds_downclock = temp_downclock;
799 DRM_DEBUG_KMS("LVDS downclock is found in EDID. "
800 "Normal clock %dKhz, downclock %dKhz\n",
801 fixed_mode->clock, temp_downclock);
806 * Enumerate the child dev array parsed from VBT to check whether
807 * the LVDS is present.
808 * If it is present, return 1.
809 * If it is not present, return false.
810 * If no child dev is parsed from VBT, it assumes that the LVDS is present.
812 static bool lvds_is_present_in_vbt(struct drm_device *dev,
813 u8 *i2c_pin)
815 struct drm_i915_private *dev_priv = dev->dev_private;
816 int i;
818 if (!dev_priv->child_dev_num)
819 return true;
821 for (i = 0; i < dev_priv->child_dev_num; i++) {
822 struct child_device_config *child = dev_priv->child_dev + i;
824 /* If the device type is not LFP, continue.
825 * We have to check both the new identifiers as well as the
826 * old for compatibility with some BIOSes.
828 if (child->device_type != DEVICE_TYPE_INT_LFP &&
829 child->device_type != DEVICE_TYPE_LFP)
830 continue;
832 if (child->i2c_pin)
833 *i2c_pin = child->i2c_pin;
835 /* However, we cannot trust the BIOS writers to populate
836 * the VBT correctly. Since LVDS requires additional
837 * information from AIM blocks, a non-zero addin offset is
838 * a good indicator that the LVDS is actually present.
840 if (child->addin_offset)
841 return true;
843 /* But even then some BIOS writers perform some black magic
844 * and instantiate the device without reference to any
845 * additional data. Trust that if the VBT was written into
846 * the OpRegion then they have validated the LVDS's existence.
848 if (dev_priv->opregion.vbt)
849 return true;
852 return false;
856 * intel_lvds_init - setup LVDS connectors on this device
857 * @dev: drm device
859 * Create the connector, register the LVDS DDC bus, and try to figure out what
860 * modes we can display on the LVDS panel (if present).
862 bool intel_lvds_init(struct drm_device *dev)
864 struct drm_i915_private *dev_priv = dev->dev_private;
865 struct intel_lvds *intel_lvds;
866 struct intel_encoder *intel_encoder;
867 struct intel_connector *intel_connector;
868 struct drm_connector *connector;
869 struct drm_encoder *encoder;
870 struct drm_display_mode *scan; /* *modes, *bios_mode; */
871 struct drm_crtc *crtc;
872 u32 lvds;
873 int pipe;
874 u8 pin;
876 /* Skip init on machines we know falsely report LVDS */
877 if (dmi_check_system(intel_no_lvds))
878 return false;
880 pin = GMBUS_PORT_PANEL;
881 if (!lvds_is_present_in_vbt(dev, &pin)) {
882 DRM_DEBUG_KMS("LVDS is not present in VBT\n");
883 return false;
886 if (HAS_PCH_SPLIT(dev)) {
887 if ((I915_READ(PCH_LVDS) & LVDS_DETECTED) == 0)
888 return false;
889 if (dev_priv->edp.support) {
890 DRM_DEBUG_KMS("disable LVDS for eDP support\n");
891 return false;
895 intel_lvds = kzalloc(sizeof(struct intel_lvds), GFP_KERNEL);
896 if (!intel_lvds) {
897 return false;
900 intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
901 if (!intel_connector) {
902 kfree(intel_lvds);
903 return false;
906 if (!HAS_PCH_SPLIT(dev)) {
907 intel_lvds->pfit_control = I915_READ(PFIT_CONTROL);
910 intel_encoder = &intel_lvds->base;
911 encoder = &intel_encoder->base;
912 connector = &intel_connector->base;
913 drm_connector_init(dev, &intel_connector->base, &intel_lvds_connector_funcs,
914 DRM_MODE_CONNECTOR_LVDS);
916 drm_encoder_init(dev, &intel_encoder->base, &intel_lvds_enc_funcs,
917 DRM_MODE_ENCODER_LVDS);
919 intel_connector_attach_encoder(intel_connector, intel_encoder);
920 intel_encoder->type = INTEL_OUTPUT_LVDS;
922 intel_encoder->clone_mask = (1 << INTEL_LVDS_CLONE_BIT);
923 if (HAS_PCH_SPLIT(dev))
924 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
925 else
926 intel_encoder->crtc_mask = (1 << 1);
928 drm_encoder_helper_add(encoder, &intel_lvds_helper_funcs);
929 drm_connector_helper_add(connector, &intel_lvds_connector_helper_funcs);
930 connector->display_info.subpixel_order = SubPixelHorizontalRGB;
931 connector->interlace_allowed = false;
932 connector->doublescan_allowed = false;
934 /* create the scaling mode property */
935 drm_mode_create_scaling_mode_property(dev);
937 * the initial panel fitting mode will be FULL_SCREEN.
940 drm_connector_attach_property(&intel_connector->base,
941 dev->mode_config.scaling_mode_property,
942 DRM_MODE_SCALE_ASPECT);
943 intel_lvds->fitting_mode = DRM_MODE_SCALE_ASPECT;
945 * LVDS discovery:
946 * 1) check for EDID on DDC
947 * 2) check for VBT data
948 * 3) check to see if LVDS is already on
949 * if none of the above, no panel
950 * 4) make sure lid is open
951 * if closed, act like it's not there for now
955 * Attempt to get the fixed panel mode from DDC. Assume that the
956 * preferred mode is the right one.
958 intel_lvds->edid = drm_get_edid(connector,
959 &dev_priv->gmbus[pin].adapter);
960 if (intel_lvds->edid) {
961 if (drm_add_edid_modes(connector,
962 intel_lvds->edid)) {
963 drm_mode_connector_update_edid_property(connector,
964 intel_lvds->edid);
965 } else {
966 kfree(intel_lvds->edid);
967 intel_lvds->edid = NULL;
970 if (!intel_lvds->edid) {
971 /* Didn't get an EDID, so
972 * Set wide sync ranges so we get all modes
973 * handed to valid_mode for checking
975 connector->display_info.min_vfreq = 0;
976 connector->display_info.max_vfreq = 200;
977 connector->display_info.min_hfreq = 0;
978 connector->display_info.max_hfreq = 200;
981 list_for_each_entry(scan, &connector->probed_modes, head) {
982 if (scan->type & DRM_MODE_TYPE_PREFERRED) {
983 intel_lvds->fixed_mode =
984 drm_mode_duplicate(dev, scan);
985 intel_find_lvds_downclock(dev,
986 intel_lvds->fixed_mode,
987 connector);
988 goto out;
992 /* Failed to get EDID, what about VBT? */
993 if (dev_priv->lfp_lvds_vbt_mode) {
994 intel_lvds->fixed_mode =
995 drm_mode_duplicate(dev, dev_priv->lfp_lvds_vbt_mode);
996 if (intel_lvds->fixed_mode) {
997 intel_lvds->fixed_mode->type |=
998 DRM_MODE_TYPE_PREFERRED;
999 goto out;
1004 * If we didn't get EDID, try checking if the panel is already turned
1005 * on. If so, assume that whatever is currently programmed is the
1006 * correct mode.
1009 /* Ironlake: FIXME if still fail, not try pipe mode now */
1010 if (HAS_PCH_SPLIT(dev))
1011 goto failed;
1013 lvds = I915_READ(LVDS);
1014 pipe = (lvds & LVDS_PIPEB_SELECT) ? 1 : 0;
1015 crtc = intel_get_crtc_for_pipe(dev, pipe);
1017 if (crtc && (lvds & LVDS_PORT_EN)) {
1018 intel_lvds->fixed_mode = intel_crtc_mode_get(dev, crtc);
1019 if (intel_lvds->fixed_mode) {
1020 intel_lvds->fixed_mode->type |=
1021 DRM_MODE_TYPE_PREFERRED;
1022 goto out;
1026 /* If we still don't have a mode after all that, give up. */
1027 if (!intel_lvds->fixed_mode)
1028 goto failed;
1030 out:
1031 if (HAS_PCH_SPLIT(dev)) {
1032 u32 pwm;
1034 pipe = (I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT) ? 1 : 0;
1036 /* make sure PWM is enabled and locked to the LVDS pipe */
1037 pwm = I915_READ(BLC_PWM_CPU_CTL2);
1038 if (pipe == 0 && (pwm & PWM_PIPE_B))
1039 I915_WRITE(BLC_PWM_CPU_CTL2, pwm & ~PWM_ENABLE);
1040 if (pipe)
1041 pwm |= PWM_PIPE_B;
1042 else
1043 pwm &= ~PWM_PIPE_B;
1044 I915_WRITE(BLC_PWM_CPU_CTL2, pwm | PWM_ENABLE);
1046 pwm = I915_READ(BLC_PWM_PCH_CTL1);
1047 pwm |= PWM_PCH_ENABLE;
1048 I915_WRITE(BLC_PWM_PCH_CTL1, pwm);
1050 * Unlock registers and just
1051 * leave them unlocked
1053 I915_WRITE(PCH_PP_CONTROL,
1054 I915_READ(PCH_PP_CONTROL) | PANEL_UNLOCK_REGS);
1055 } else {
1057 * Unlock registers and just
1058 * leave them unlocked
1060 I915_WRITE(PP_CONTROL,
1061 I915_READ(PP_CONTROL) | PANEL_UNLOCK_REGS);
1063 dev_priv->lid_notifier.notifier_call = intel_lid_notify;
1064 if (acpi_lid_notifier_register(&dev_priv->lid_notifier)) {
1065 DRM_DEBUG_KMS("lid notifier registration failed\n");
1066 dev_priv->lid_notifier.notifier_call = NULL;
1068 /* keep the LVDS connector */
1069 dev_priv->int_lvds_connector = connector;
1070 drm_sysfs_connector_add(connector);
1072 intel_panel_setup_backlight(dev);
1074 return true;
1076 failed:
1077 DRM_DEBUG_KMS("No LVDS modes found, disabling.\n");
1078 drm_connector_cleanup(connector);
1079 drm_encoder_cleanup(encoder);
1080 kfree(intel_lvds);
1081 kfree(intel_connector);
1082 return false;