2 * ep0.c - DesignWare USB3 DRD Controller Endpoint 0 Handling
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
9 * Redistribution and use in source and binary forms, with or without
10 * modification, are permitted provided that the following conditions
12 * 1. Redistributions of source code must retain the above copyright
13 * notice, this list of conditions, and the following disclaimer,
14 * without modification.
15 * 2. Redistributions in binary form must reproduce the above copyright
16 * notice, this list of conditions and the following disclaimer in the
17 * documentation and/or other materials provided with the distribution.
18 * 3. The names of the above-listed copyright holders may not be used
19 * to endorse or promote products derived from this software without
20 * specific prior written permission.
22 * ALTERNATIVELY, this software may be distributed under the terms of the
23 * GNU General Public License ("GPL") version 2, as published by the Free
24 * Software Foundation.
26 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
27 * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
28 * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
30 * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
31 * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
32 * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
33 * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
34 * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
35 * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
36 * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
39 #include <linux/kernel.h>
40 #include <linux/slab.h>
41 #include <linux/spinlock.h>
42 #include <linux/platform_device.h>
43 #include <linux/pm_runtime.h>
44 #include <linux/interrupt.h>
46 #include <linux/list.h>
47 #include <linux/dma-mapping.h>
49 #include <linux/usb/ch9.h>
50 #include <linux/usb/gadget.h>
51 #include <linux/usb/composite.h>
57 static void dwc3_ep0_do_control_status(struct dwc3
*dwc
, u32 epnum
);
59 static const char *dwc3_ep0_state_string(enum dwc3_ep0_state state
)
68 case EP0_STATUS_PHASE
:
69 return "Status Phase";
75 static int dwc3_ep0_start_trans(struct dwc3
*dwc
, u8 epnum
, dma_addr_t buf_dma
,
78 struct dwc3_gadget_ep_cmd_params params
;
79 struct dwc3_trb_hw
*trb_hw
;
85 dep
= dwc
->eps
[epnum
];
86 if (dep
->flags
& DWC3_EP_BUSY
) {
87 dev_vdbg(dwc
->dev
, "%s: still busy\n", dep
->name
);
91 trb_hw
= dwc
->ep0_trb
;
92 memset(&trb
, 0, sizeof(trb
));
103 dwc3_trb_to_hw(&trb
, trb_hw
);
105 memset(¶ms
, 0, sizeof(params
));
106 params
.param0
= upper_32_bits(dwc
->ep0_trb_addr
);
107 params
.param1
= lower_32_bits(dwc
->ep0_trb_addr
);
109 ret
= dwc3_send_gadget_ep_cmd(dwc
, dep
->number
,
110 DWC3_DEPCMD_STARTTRANSFER
, ¶ms
);
112 dev_dbg(dwc
->dev
, "failed to send STARTTRANSFER command\n");
116 dep
->flags
|= DWC3_EP_BUSY
;
117 dep
->res_trans_idx
= dwc3_gadget_ep_get_transfer_index(dwc
,
120 dwc
->ep0_next_event
= DWC3_EP0_COMPLETE
;
125 static int __dwc3_gadget_ep0_queue(struct dwc3_ep
*dep
,
126 struct dwc3_request
*req
)
128 struct dwc3
*dwc
= dep
->dwc
;
131 req
->request
.actual
= 0;
132 req
->request
.status
= -EINPROGRESS
;
133 req
->epnum
= dep
->number
;
135 list_add_tail(&req
->list
, &dep
->request_list
);
138 * Gadget driver might not be quick enough to queue a request
139 * before we get a Transfer Not Ready event on this endpoint.
141 * In that case, we will set DWC3_EP_PENDING_REQUEST. When that
142 * flag is set, it's telling us that as soon as Gadget queues the
143 * required request, we should kick the transfer here because the
144 * IRQ we were waiting for is long gone.
146 if (dep
->flags
& DWC3_EP_PENDING_REQUEST
) {
149 direction
= !!(dep
->flags
& DWC3_EP0_DIR_IN
);
151 if (dwc
->ep0state
!= EP0_DATA_PHASE
) {
152 dev_WARN(dwc
->dev
, "Unexpected pending request\n");
156 ret
= dwc3_ep0_start_trans(dwc
, direction
,
157 req
->request
.dma
, req
->request
.length
,
158 DWC3_TRBCTL_CONTROL_DATA
);
159 dep
->flags
&= ~(DWC3_EP_PENDING_REQUEST
|
161 } else if (dwc
->delayed_status
) {
162 dwc
->delayed_status
= false;
164 if (dwc
->ep0state
== EP0_STATUS_PHASE
)
165 dwc3_ep0_do_control_status(dwc
, 1);
167 dev_dbg(dwc
->dev
, "too early for delayed status\n");
173 int dwc3_gadget_ep0_queue(struct usb_ep
*ep
, struct usb_request
*request
,
176 struct dwc3_request
*req
= to_dwc3_request(request
);
177 struct dwc3_ep
*dep
= to_dwc3_ep(ep
);
178 struct dwc3
*dwc
= dep
->dwc
;
184 spin_lock_irqsave(&dwc
->lock
, flags
);
186 dev_dbg(dwc
->dev
, "trying to queue request %p to disabled %s\n",
192 /* we share one TRB for ep0/1 */
193 if (!list_empty(&dep
->request_list
)) {
198 dev_vdbg(dwc
->dev
, "queueing request %p to %s length %d, state '%s'\n",
199 request
, dep
->name
, request
->length
,
200 dwc3_ep0_state_string(dwc
->ep0state
));
202 ret
= __dwc3_gadget_ep0_queue(dep
, req
);
205 spin_unlock_irqrestore(&dwc
->lock
, flags
);
210 static void dwc3_ep0_stall_and_restart(struct dwc3
*dwc
)
212 struct dwc3_ep
*dep
= dwc
->eps
[0];
214 /* stall is always issued on EP0 */
215 __dwc3_gadget_ep_set_halt(dep
, 1);
216 dep
->flags
= DWC3_EP_ENABLED
;
217 dwc
->delayed_status
= false;
219 if (!list_empty(&dep
->request_list
)) {
220 struct dwc3_request
*req
;
222 req
= next_request(&dep
->request_list
);
223 dwc3_gadget_giveback(dep
, req
, -ECONNRESET
);
226 dwc
->ep0state
= EP0_SETUP_PHASE
;
227 dwc3_ep0_out_start(dwc
);
230 void dwc3_ep0_out_start(struct dwc3
*dwc
)
234 ret
= dwc3_ep0_start_trans(dwc
, 0, dwc
->ctrl_req_addr
, 8,
235 DWC3_TRBCTL_CONTROL_SETUP
);
239 static struct dwc3_ep
*dwc3_wIndex_to_dep(struct dwc3
*dwc
, __le16 wIndex_le
)
242 u32 windex
= le16_to_cpu(wIndex_le
);
245 epnum
= (windex
& USB_ENDPOINT_NUMBER_MASK
) << 1;
246 if ((windex
& USB_ENDPOINT_DIR_MASK
) == USB_DIR_IN
)
249 dep
= dwc
->eps
[epnum
];
250 if (dep
->flags
& DWC3_EP_ENABLED
)
256 static void dwc3_ep0_status_cmpl(struct usb_ep
*ep
, struct usb_request
*req
)
262 static int dwc3_ep0_handle_status(struct dwc3
*dwc
,
263 struct usb_ctrlrequest
*ctrl
)
268 __le16
*response_pkt
;
270 recip
= ctrl
->bRequestType
& USB_RECIP_MASK
;
272 case USB_RECIP_DEVICE
:
274 * We are self-powered. U1/U2/LTM will be set later
275 * once we handle this states. RemoteWakeup is 0 on SS
277 usb_status
|= dwc
->is_selfpowered
<< USB_DEVICE_SELF_POWERED
;
280 case USB_RECIP_INTERFACE
:
282 * Function Remote Wake Capable D0
283 * Function Remote Wakeup D1
287 case USB_RECIP_ENDPOINT
:
288 dep
= dwc3_wIndex_to_dep(dwc
, ctrl
->wIndex
);
292 if (dep
->flags
& DWC3_EP_STALL
)
293 usb_status
= 1 << USB_ENDPOINT_HALT
;
299 response_pkt
= (__le16
*) dwc
->setup_buf
;
300 *response_pkt
= cpu_to_le16(usb_status
);
303 dwc
->ep0_usb_req
.dep
= dep
;
304 dwc
->ep0_usb_req
.request
.length
= sizeof(*response_pkt
);
305 dwc
->ep0_usb_req
.request
.dma
= dwc
->setup_buf_addr
;
306 dwc
->ep0_usb_req
.request
.complete
= dwc3_ep0_status_cmpl
;
308 return __dwc3_gadget_ep0_queue(dep
, &dwc
->ep0_usb_req
);
311 static int dwc3_ep0_handle_feature(struct dwc3
*dwc
,
312 struct usb_ctrlrequest
*ctrl
, int set
)
322 wValue
= le16_to_cpu(ctrl
->wValue
);
323 wIndex
= le16_to_cpu(ctrl
->wIndex
);
324 recip
= ctrl
->bRequestType
& USB_RECIP_MASK
;
326 case USB_RECIP_DEVICE
:
329 * 9.4.1 says only only for SS, in AddressState only for
330 * default control pipe
333 case USB_DEVICE_U1_ENABLE
:
334 case USB_DEVICE_U2_ENABLE
:
335 case USB_DEVICE_LTM_ENABLE
:
336 if (dwc
->dev_state
!= DWC3_CONFIGURED_STATE
)
338 if (dwc
->speed
!= DWC3_DSTS_SUPERSPEED
)
342 /* XXX add U[12] & LTM */
344 case USB_DEVICE_REMOTE_WAKEUP
:
346 case USB_DEVICE_U1_ENABLE
:
348 case USB_DEVICE_U2_ENABLE
:
350 case USB_DEVICE_LTM_ENABLE
:
353 case USB_DEVICE_TEST_MODE
:
354 if ((wIndex
& 0xff) != 0)
360 reg
= dwc3_readl(dwc
->regs
, DWC3_DCTL
);
361 reg
&= ~DWC3_DCTL_TSTCTRL_MASK
;
374 dwc3_writel(dwc
->regs
, DWC3_DCTL
, reg
);
381 case USB_RECIP_INTERFACE
:
383 case USB_INTRF_FUNC_SUSPEND
:
384 if (wIndex
& USB_INTRF_FUNC_SUSPEND_LP
)
385 /* XXX enable Low power suspend */
387 if (wIndex
& USB_INTRF_FUNC_SUSPEND_RW
)
388 /* XXX enable remote wakeup */
396 case USB_RECIP_ENDPOINT
:
398 case USB_ENDPOINT_HALT
:
399 dep
= dwc3_wIndex_to_dep(dwc
, wIndex
);
402 ret
= __dwc3_gadget_ep_set_halt(dep
, set
);
418 static int dwc3_ep0_set_address(struct dwc3
*dwc
, struct usb_ctrlrequest
*ctrl
)
423 addr
= le16_to_cpu(ctrl
->wValue
);
425 dev_dbg(dwc
->dev
, "invalid device address %d\n", addr
);
429 if (dwc
->dev_state
== DWC3_CONFIGURED_STATE
) {
430 dev_dbg(dwc
->dev
, "trying to set address when configured\n");
434 reg
= dwc3_readl(dwc
->regs
, DWC3_DCFG
);
435 reg
&= ~(DWC3_DCFG_DEVADDR_MASK
);
436 reg
|= DWC3_DCFG_DEVADDR(addr
);
437 dwc3_writel(dwc
->regs
, DWC3_DCFG
, reg
);
440 dwc
->dev_state
= DWC3_ADDRESS_STATE
;
442 dwc
->dev_state
= DWC3_DEFAULT_STATE
;
447 static int dwc3_ep0_delegate_req(struct dwc3
*dwc
, struct usb_ctrlrequest
*ctrl
)
451 spin_unlock(&dwc
->lock
);
452 ret
= dwc
->gadget_driver
->setup(&dwc
->gadget
, ctrl
);
453 spin_lock(&dwc
->lock
);
457 static int dwc3_ep0_set_config(struct dwc3
*dwc
, struct usb_ctrlrequest
*ctrl
)
462 dwc
->start_config_issued
= false;
463 cfg
= le16_to_cpu(ctrl
->wValue
);
465 switch (dwc
->dev_state
) {
466 case DWC3_DEFAULT_STATE
:
470 case DWC3_ADDRESS_STATE
:
471 ret
= dwc3_ep0_delegate_req(dwc
, ctrl
);
472 /* if the cfg matches and the cfg is non zero */
474 dwc
->dev_state
= DWC3_CONFIGURED_STATE
;
477 case DWC3_CONFIGURED_STATE
:
478 ret
= dwc3_ep0_delegate_req(dwc
, ctrl
);
480 dwc
->dev_state
= DWC3_ADDRESS_STATE
;
488 static int dwc3_ep0_std_request(struct dwc3
*dwc
, struct usb_ctrlrequest
*ctrl
)
492 switch (ctrl
->bRequest
) {
493 case USB_REQ_GET_STATUS
:
494 dev_vdbg(dwc
->dev
, "USB_REQ_GET_STATUS\n");
495 ret
= dwc3_ep0_handle_status(dwc
, ctrl
);
497 case USB_REQ_CLEAR_FEATURE
:
498 dev_vdbg(dwc
->dev
, "USB_REQ_CLEAR_FEATURE\n");
499 ret
= dwc3_ep0_handle_feature(dwc
, ctrl
, 0);
501 case USB_REQ_SET_FEATURE
:
502 dev_vdbg(dwc
->dev
, "USB_REQ_SET_FEATURE\n");
503 ret
= dwc3_ep0_handle_feature(dwc
, ctrl
, 1);
505 case USB_REQ_SET_ADDRESS
:
506 dev_vdbg(dwc
->dev
, "USB_REQ_SET_ADDRESS\n");
507 ret
= dwc3_ep0_set_address(dwc
, ctrl
);
509 case USB_REQ_SET_CONFIGURATION
:
510 dev_vdbg(dwc
->dev
, "USB_REQ_SET_CONFIGURATION\n");
511 ret
= dwc3_ep0_set_config(dwc
, ctrl
);
514 dev_vdbg(dwc
->dev
, "Forwarding to gadget driver\n");
515 ret
= dwc3_ep0_delegate_req(dwc
, ctrl
);
522 static void dwc3_ep0_inspect_setup(struct dwc3
*dwc
,
523 const struct dwc3_event_depevt
*event
)
525 struct usb_ctrlrequest
*ctrl
= dwc
->ctrl_req
;
529 if (!dwc
->gadget_driver
)
532 len
= le16_to_cpu(ctrl
->wLength
);
534 dwc
->three_stage_setup
= false;
535 dwc
->ep0_expect_in
= false;
536 dwc
->ep0_next_event
= DWC3_EP0_NRDY_STATUS
;
538 dwc
->three_stage_setup
= true;
539 dwc
->ep0_expect_in
= !!(ctrl
->bRequestType
& USB_DIR_IN
);
540 dwc
->ep0_next_event
= DWC3_EP0_NRDY_DATA
;
543 if ((ctrl
->bRequestType
& USB_TYPE_MASK
) == USB_TYPE_STANDARD
)
544 ret
= dwc3_ep0_std_request(dwc
, ctrl
);
546 ret
= dwc3_ep0_delegate_req(dwc
, ctrl
);
548 if (ret
== USB_GADGET_DELAYED_STATUS
)
549 dwc
->delayed_status
= true;
555 dwc3_ep0_stall_and_restart(dwc
);
558 static void dwc3_ep0_complete_data(struct dwc3
*dwc
,
559 const struct dwc3_event_depevt
*event
)
561 struct dwc3_request
*r
= NULL
;
562 struct usb_request
*ur
;
568 epnum
= event
->endpoint_number
;
571 dwc
->ep0_next_event
= DWC3_EP0_NRDY_STATUS
;
573 r
= next_request(&ep0
->request_list
);
576 dwc3_trb_to_nat(dwc
->ep0_trb
, &trb
);
578 if (dwc
->ep0_bounced
) {
580 transferred
= min_t(u32
, ur
->length
,
581 ep0
->endpoint
.maxpacket
- trb
.length
);
582 memcpy(ur
->buf
, dwc
->ep0_bounce
, transferred
);
583 dwc
->ep0_bounced
= false;
585 transferred
= ur
->length
- trb
.length
;
588 ur
->actual
+= transferred
;
590 if ((epnum
& 1) && ur
->actual
< ur
->length
) {
591 /* for some reason we did not get everything out */
593 dwc3_ep0_stall_and_restart(dwc
);
596 * handle the case where we have to send a zero packet. This
597 * seems to be case when req.length > maxpacket. Could it be?
600 dwc3_gadget_giveback(ep0
, r
, 0);
604 static void dwc3_ep0_complete_req(struct dwc3
*dwc
,
605 const struct dwc3_event_depevt
*event
)
607 struct dwc3_request
*r
;
612 if (!list_empty(&dep
->request_list
)) {
613 r
= next_request(&dep
->request_list
);
615 dwc3_gadget_giveback(dep
, r
, 0);
618 dwc
->ep0state
= EP0_SETUP_PHASE
;
619 dwc3_ep0_out_start(dwc
);
622 static void dwc3_ep0_xfer_complete(struct dwc3
*dwc
,
623 const struct dwc3_event_depevt
*event
)
625 struct dwc3_ep
*dep
= dwc
->eps
[event
->endpoint_number
];
627 dep
->flags
&= ~DWC3_EP_BUSY
;
628 dwc
->setup_packet_pending
= false;
630 switch (dwc
->ep0state
) {
631 case EP0_SETUP_PHASE
:
632 dev_vdbg(dwc
->dev
, "Inspecting Setup Bytes\n");
633 dwc3_ep0_inspect_setup(dwc
, event
);
637 dev_vdbg(dwc
->dev
, "Data Phase\n");
638 dwc3_ep0_complete_data(dwc
, event
);
641 case EP0_STATUS_PHASE
:
642 dev_vdbg(dwc
->dev
, "Status Phase\n");
643 dwc3_ep0_complete_req(dwc
, event
);
646 WARN(true, "UNKNOWN ep0state %d\n", dwc
->ep0state
);
650 static void dwc3_ep0_do_control_setup(struct dwc3
*dwc
,
651 const struct dwc3_event_depevt
*event
)
653 dwc3_ep0_out_start(dwc
);
656 static void dwc3_ep0_do_control_data(struct dwc3
*dwc
,
657 const struct dwc3_event_depevt
*event
)
660 struct dwc3_request
*req
;
665 if (list_empty(&dep
->request_list
)) {
666 dev_vdbg(dwc
->dev
, "pending request for EP0 Data phase\n");
667 dep
->flags
|= DWC3_EP_PENDING_REQUEST
;
669 if (event
->endpoint_number
)
670 dep
->flags
|= DWC3_EP0_DIR_IN
;
674 req
= next_request(&dep
->request_list
);
675 req
->direction
= !!event
->endpoint_number
;
677 if (req
->request
.length
== 0) {
678 ret
= dwc3_ep0_start_trans(dwc
, event
->endpoint_number
,
679 dwc
->ctrl_req_addr
, 0,
680 DWC3_TRBCTL_CONTROL_DATA
);
681 } else if ((req
->request
.length
% dep
->endpoint
.maxpacket
)
682 && (event
->endpoint_number
== 0)) {
683 dwc3_map_buffer_to_dma(req
);
685 WARN_ON(req
->request
.length
> dep
->endpoint
.maxpacket
);
687 dwc
->ep0_bounced
= true;
690 * REVISIT in case request length is bigger than EP0
691 * wMaxPacketSize, we will need two chained TRBs to handle
694 ret
= dwc3_ep0_start_trans(dwc
, event
->endpoint_number
,
695 dwc
->ep0_bounce_addr
, dep
->endpoint
.maxpacket
,
696 DWC3_TRBCTL_CONTROL_DATA
);
698 dwc3_map_buffer_to_dma(req
);
700 ret
= dwc3_ep0_start_trans(dwc
, event
->endpoint_number
,
701 req
->request
.dma
, req
->request
.length
,
702 DWC3_TRBCTL_CONTROL_DATA
);
708 static int dwc3_ep0_start_control_status(struct dwc3_ep
*dep
)
710 struct dwc3
*dwc
= dep
->dwc
;
713 type
= dwc
->three_stage_setup
? DWC3_TRBCTL_CONTROL_STATUS3
714 : DWC3_TRBCTL_CONTROL_STATUS2
;
716 return dwc3_ep0_start_trans(dwc
, dep
->number
,
717 dwc
->ctrl_req_addr
, 0, type
);
720 static void dwc3_ep0_do_control_status(struct dwc3
*dwc
, u32 epnum
)
722 struct dwc3_ep
*dep
= dwc
->eps
[epnum
];
724 WARN_ON(dwc3_ep0_start_control_status(dep
));
727 static void dwc3_ep0_xfernotready(struct dwc3
*dwc
,
728 const struct dwc3_event_depevt
*event
)
730 dwc
->setup_packet_pending
= true;
733 * This part is very tricky: If we has just handled
734 * XferNotReady(Setup) and we're now expecting a
735 * XferComplete but, instead, we receive another
736 * XferNotReady(Setup), we should STALL and restart
739 * In all other cases, we just continue waiting
740 * for the XferComplete event.
742 * We are a little bit unsafe here because we're
743 * not trying to ensure that last event was, indeed,
744 * XferNotReady(Setup).
746 * Still, we don't expect any condition where that
747 * should happen and, even if it does, it would be
748 * another error condition.
750 if (dwc
->ep0_next_event
== DWC3_EP0_COMPLETE
) {
751 switch (event
->status
) {
752 case DEPEVT_STATUS_CONTROL_SETUP
:
753 dev_vdbg(dwc
->dev
, "Unexpected XferNotReady(Setup)\n");
754 dwc3_ep0_stall_and_restart(dwc
);
756 case DEPEVT_STATUS_CONTROL_DATA
:
758 case DEPEVT_STATUS_CONTROL_STATUS
:
761 dev_vdbg(dwc
->dev
, "waiting for XferComplete\n");
767 switch (event
->status
) {
768 case DEPEVT_STATUS_CONTROL_SETUP
:
769 dev_vdbg(dwc
->dev
, "Control Setup\n");
771 dwc
->ep0state
= EP0_SETUP_PHASE
;
773 dwc3_ep0_do_control_setup(dwc
, event
);
776 case DEPEVT_STATUS_CONTROL_DATA
:
777 dev_vdbg(dwc
->dev
, "Control Data\n");
779 dwc
->ep0state
= EP0_DATA_PHASE
;
781 if (dwc
->ep0_next_event
!= DWC3_EP0_NRDY_DATA
) {
782 dev_vdbg(dwc
->dev
, "Expected %d got %d\n",
786 dwc3_ep0_stall_and_restart(dwc
);
791 * One of the possible error cases is when Host _does_
792 * request for Data Phase, but it does so on the wrong
795 * Here, we already know ep0_next_event is DATA (see above),
796 * so we only need to check for direction.
798 if (dwc
->ep0_expect_in
!= event
->endpoint_number
) {
799 dev_vdbg(dwc
->dev
, "Wrong direction for Data phase\n");
800 dwc3_ep0_stall_and_restart(dwc
);
804 dwc3_ep0_do_control_data(dwc
, event
);
807 case DEPEVT_STATUS_CONTROL_STATUS
:
808 dev_vdbg(dwc
->dev
, "Control Status\n");
810 dwc
->ep0state
= EP0_STATUS_PHASE
;
812 if (dwc
->ep0_next_event
!= DWC3_EP0_NRDY_STATUS
) {
813 dev_vdbg(dwc
->dev
, "Expected %d got %d\n",
815 DWC3_EP0_NRDY_STATUS
);
817 dwc3_ep0_stall_and_restart(dwc
);
821 if (dwc
->delayed_status
) {
822 WARN_ON_ONCE(event
->endpoint_number
!= 1);
823 dev_vdbg(dwc
->dev
, "Mass Storage delayed status\n");
827 dwc3_ep0_do_control_status(dwc
, event
->endpoint_number
);
831 void dwc3_ep0_interrupt(struct dwc3
*dwc
,
832 const struct dwc3_event_depevt
*event
)
834 u8 epnum
= event
->endpoint_number
;
836 dev_dbg(dwc
->dev
, "%s while ep%d%s in state '%s'\n",
837 dwc3_ep_event_string(event
->endpoint_event
),
838 epnum
>> 1, (epnum
& 1) ? "in" : "out",
839 dwc3_ep0_state_string(dwc
->ep0state
));
841 switch (event
->endpoint_event
) {
842 case DWC3_DEPEVT_XFERCOMPLETE
:
843 dwc3_ep0_xfer_complete(dwc
, event
);
846 case DWC3_DEPEVT_XFERNOTREADY
:
847 dwc3_ep0_xfernotready(dwc
, event
);
850 case DWC3_DEPEVT_XFERINPROGRESS
:
851 case DWC3_DEPEVT_RXTXFIFOEVT
:
852 case DWC3_DEPEVT_STREAMEVT
:
853 case DWC3_DEPEVT_EPCMDCMPLT
: